24lc32a Microchip Technology Inc., 24lc32a Datasheet - Page 6

no-image

24lc32a

Manufacturer Part Number
24lc32a
Description
32k I2c Serial Eeprom
Manufacturer
Microchip Technology Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
24lc32a-E/P
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
24lc32a-I/MS
Manufacturer:
MICROCHIP
Quantity:
1 400
Part Number:
24lc32a-I/MS
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Company:
Part Number:
24lc32a-I/MS
Quantity:
146
Part Number:
24lc32a-I/P
Manufacturer:
MCP
Quantity:
6 028
Part Number:
24lc32a-I/P
Manufacturer:
MICROCHIP
Quantity:
12 000
Part Number:
24lc32a-I/P
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
24lc32a-I/SM
Manufacturer:
MCP
Quantity:
80
Part Number:
24lc32a-I/SM
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
24lc32a-I/SN
Manufacturer:
MICROCHIP
Quantity:
3 123
Part Number:
24lc32a-I/SN
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Company:
Part Number:
24lc32a-I/SN
Quantity:
1 300
Part Number:
24lc32a/P
Manufacturer:
ST
0
24AA32A/24LC32A
3.6
A control byte is the first byte received following the
Start condition from the master device (Figure 3-2).
The control byte consists of a four-bit control code. For
the 24XX32A, this is set as ‘1010’ binary for read and
write operations. The next three bits of the control byte
are the Chip Select bits (A2, A1, A0). The Chip Select
bits allow the use of up to eight 24XX32A devices on
the same bus and are used to select which device is
accessed. The Chip Select bits in the control byte must
correspond to the logic levels on the corresponding A2,
A1 and A0 pins for the device to respond. These bits
are in effect the three Most Significant bits of the word
address.
The last bit of the control byte defines the operation to
be performed. When set to a ‘1’, a read operation is
selected. When set to a zero, a write operation is
selected. The next two bytes received define the
address of the first data byte (Figure 3-3). Because
only A11 to A0 are used, the upper four address bits are
“don’t care” bits. The upper address bits are transferred
first, followed by the Less Significant bits.
Following the Start condition, the 24XX32A monitors
the SDA bus checking the device type identifier being
transmitted and, upon receiving a ‘1010’ code and
appropriate device select bits, the slave device outputs
an Acknowledge signal on the SDA line. Depending on
the state of the R/W bit, the 24XX32A will select a read
or write operation.
FIGURE 3-3:
DS21713H-page 6
1
Control
Code
0
Device Addressing
1
Control Byte
0
A
2
Select
ADDRESS SEQUENCE BIT ASSIGNMENTS
Chip
Bits
A
1
A
0 R/W
x
x
Address High Byte
x
x
11
A
10
A
FIGURE 3-2:
3.7
The Chip Select bits A2, A1 and A0 can be used to
expand the contiguous address space for up to 256K
bits by adding up to eight 24XX32A devices on the
same bus. In this case, software can use A0 of the con-
trol byte as address bit A12; A1 as address bit A13; and
A2 as address bit A14. It is not possible to sequentially
read across device boundaries.
A
9
Start Bit
S
A
8
Contiguous Addressing Across
Multiple Devices
1
Control Code
0
A
7
Slave Address
1
Address Low Byte
CONTROL BYTE FORMAT
© 2007 Microchip Technology Inc.
0
Read/Write Bit
Chip Select
A2 A1 A0
Acknowledge Bit
Bits
x = “don’t care” bit
A
0
R/W
ACK

Related parts for 24lc32a