m58bw16f Numonyx, m58bw16f Datasheet - Page 20

no-image

m58bw16f

Manufacturer Part Number
m58bw16f
Description
16 Or 32 Mbit X 32, Boot Block, Burst 3.3 V Supply Flash Memories
Manufacturer
Numonyx
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
m58bw16fB4T3F
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
m58bw16fB4T3T
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
m58bw16fB4ZA3
Manufacturer:
ST
0
Part Number:
m58bw16fB4ZA3
Manufacturer:
ST
Quantity:
20 000
Part Number:
m58bw16fB4ZA3T
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
m58bw16fB5T3
Manufacturer:
ST
0
Signal descriptions
2
2.1
2.2
2.3
2.4
20/87
Signal descriptions
See
connected to this device.
Address inputs (A0-Amax)
Amax is equal to A18 in the M58BW16F, and to A19 in the M58BW32F.
The Address inputs are used to select the cells to access in the memory array during Bus
operations. During Bus Write operations they control the commands sent to the command
interface of the Program/Erase controller. Chip Enable must be Low when selecting the
addresses.
The Address inputs are latched on the rising edge of Latch Enable L or Burst Clock K,
whichever occurs first, in a Read operation. The Address inputs are latched on the rising
edge of Chip Enable, Write Enable or Latch Enable, whichever occurs first in a Write
operation. The address latch is transparent when Latch Enable is Low, V
internally latched in an Erase or Program operation.
Data inputs/outputs (DQ0-DQ31)
The Data inputs/outputs output the data stored at the selected address during a Bus Read
operation, or are used to input the data during a program operation. During Bus Write
operations they represent the commands sent to the command interface of the
Program/Erase controller. When used to input data or Write commands they are latched on
the rising edge of Write Enable or Chip Enable, whichever occurs first.
When Chip Enable and Output Enable are both Low, V
data bus outputs data from the memory array, the Electronic Signature, the Block Protection
Configuration Register, the CFI information or the contents of Burst Configuration Register
or Status Register. The data bus is high impedance when the device is deselected with Chip
Enable at V
Status Register content is output on DQ0-DQ7 and DQ8-DQ31 are at V
Chip Enable (E)
The Chip Enable, E, input activates the memory control logic, input buffers, decoders and
sense amplifiers. Chip Enable, E, at V
consumption to the standby level.
Output Enable (G)
The Output Enable, G, gates the outputs through the data output buffers during a Read
operation, when Output Disable GD is at V
are high impedance independently of Output Disable.
Figure 1: Logic diagram
IH
, Output Enable at V
and
Table 1: Signal
IH
, Output Disable at V
IH
deselects the memory and reduces the power
IH
. When Output Enable G is at V
names, for a brief overview of the signals
IL
, and Output Disable is at V
IL
or Reset/Power-down at V
M58BW16F, M58BW32F
IL
IL
.
. The address is
IH
, the outputs
IH,
IL
. The
the

Related parts for m58bw16f