xr20v2170 Exar Corporation, xr20v2170 Datasheet - Page 52

no-image

xr20v2170

Manufacturer Part Number
xr20v2170
Description
I2c/spi Uart With 64-byte Fifo And Rs232 Transceiver
Manufacturer
Exar Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
xr20v2170IL40-F
Manufacturer:
NXP
Quantity:
260
XR20V2170
I2C/SPI UART WITH 64-BYTE FIFO AND RS232 TRANSCEIVER
5.0 ELECTRICAL CHARACTERISTICS ...................................................................................................... 38
PACKAGE DIMENSIONS (40 PIN QFN - 6 X 6 X 0.9
TABLE OF CONTENTS......................................................................................................
A
T
E
AC E
AC E
AC E
R
YPICAL
BSOLUTE
LECTRICAL
4.4 INTERRUPT STATUS REGISTER (ISR) - READ-ONLY .................................................................................. 24
4.5 FIFO CONTROL REGISTER (FCR) - WRITE-ONLY......................................................................................... 25
4.6 LINE CONTROL REGISTER (LCR) - READ/WRITE......................................................................................... 27
4.7 MODEM CONTROL REGISTER (MCR) OR GENERAL PURPOSE OUTPUTS CONTROL - READ/WRITE.. 28
4.8 LINE STATUS REGISTER (LSR) - READ ONLY.............................................................................................. 30
4.9 MODEM STATUS REGISTER (MSR) - READ ONLY ....................................................................................... 30
4.10 SCRATCH PAD REGISTER (SPR) - READ/WRITE ....................................................................................... 31
4.11 TRANSMISSION CONTROL REGISTER (TCR) - READ/WRITE (REQUIRES EFR BIT-4 = 1)..................... 31
4.12 TRIGGER LEVEL REGISTER (TLR) - READ/WRITE (REQUIRES EFR BIT-4 = 1) ...................................... 32
4.13 TRANSMIT FIFO LEVEL REGISTER (TXLVL) - READ-ONLY....................................................................... 32
4.14 RECEIVE FIFO LEVEL REGISTER (RXLVL) - READ-ONLY ......................................................................... 32
4.15 GPIO DIRECTION REGISTER (IODIR) - READ/WRITE ................................................................................. 32
4.16 GPIO STATE REGISTER (IOSTATE) = READ/WRITE................................................................................... 33
4.17 GPIO INTERRUPT ENABLE REGISTER (IOINTENA) - READ/WRITE ......................................................... 33
4.18 GPIO CONTROL REGISTER (IOCONTROL) - READ/WRITE........................................................................ 33
4.19 EXTRA FEATURES CONTROL REGISTER (EFCR) - READ/WRITE............................................................ 33
4.20 BAUD RATE GENERATOR REGISTERS (DLL, DLM AND DLD[3:0]) - READ/WRITE................................ 34
4.21 ENHANCED FEATURE REGISTER (EFR) ..................................................................................................... 34
EVISION
T
T
T
T
T
T
T
T
F
F
F
F
F
F
F
F
F
F
F
F
F
F
F
F
ABLE
ABLE
ABLE
ABLE
ABLE
ABLE
ABLE
ABLE
IGURE
IGURE
IGURE
IGURE
IGURE
IGURE
IGURE
IGURE
IGURE
IGURE
IGURE
IGURE
IGURE
IGURE
IGURE
IGURE
LECTRICAL
LECTRICAL
LECTRICAL
4.3.1 IER VERSUS RECEIVE FIFO INTERRUPT MODE OPERATION ............................................................................... 23
4.3.2 IER VERSUS RECEIVE/TRANSMIT FIFO POLLED MODE OPERATION.................................................................. 23
4.4.1 INTERRUPT GENERATION: ........................................................................................................................................ 24
4.4.2 INTERRUPT CLEARING: ............................................................................................................................................. 24
4.21.1 SOFTWARE FLOW CONTROL REGISTERS (XOFF1, XOFF2, XON1, XON2) - READ/WRITE .............................. 36
9: I
10: T
11: P
12: R
13: R
14: S
15: S
16: UART RESET STATES ............................................................................................................................................... 37
P
15. C
16. SCL D
17. I2C-B
18. W
19. M
20. GPIO P
21. R
22. R
23. T
24. SPI-B
25. SPI W
26. SPI W
27. SPI W
28. R
29. R
30. R
H
ACKAGE
M
NTERRUPT
ISTORY
C
AXIMUM
RANSMIT AND
ARITY SELECTION
EGISTER AT
EGISTER AT
AMPLING
OFTWARE
RANSMIT
HARACTERISTICS
LOCK
ECEIVE
ECEIVE
EAD
EAD
EAD
ODEM
RITE
C
C
C
US
MSR
IOS
RHR
HARACTERISTICS
HARACTERISTICS
HARACTERISTICS
US
RITE
RITE
RITE
ELAY
T
...................................................................................................................................... 50
T
T
IN
I
O
IMING
NPUT
S
HERMAL
I
I
T
R
T
NTERRUPT
NTERRUPT
R
TATE TO
F
I
OURCE AND
O
I
IMING
ATE
NTERRUPT
NTERRUPT
IMING
MCR
MCR
THR
LOW
TO
TO
ATINGS
A
A
A
UTPUT
FTER
R
DDRESS
DDRESS
............................................................................................................................................................. 40
P
C
C
S
ECEIVE
IN
.......................................................................................................................................................... 45
C
LEAR
ELECT
TO
LEAR
D
TO
TO
........................................................................................................................................................ 28
ONTROL
I
...................................................................................................................................................... 42
C
IAGRAM
NTERRUPT
R
R
.................................................................................................................................................... 44
C
LEAR
C
DTR O
DTR O
..................................................................................................................... 38
ESET
.................................................................................................................................................. 43
ESISTANCE
C
LEAR
LEAR
RX INT .................................................................................................................................... 48
P
O
O
................................................................................................................... 39
M
FIFO T
LEAR
RIORITY
............................................................................................................................................... 34
FFSET
FFSET
ODEM
........................................................................................................................................... 42
GPIO INT........................................................................................................................... 48
.......................................................................................................................................... 42
F
......................................................................................................................................... 44
TX INT ............................................................................................................................. 47
- UART C
- I2C-
- SPI-
UTPUT
UTPUT
UNCTIONS
....................................................................................................................................... 44
..................................................................................................................................... 43
RIGGER
INT.............................................................................................................................. 47
0
0
X
X
L
6 ............................................................................................................................. 29
7 ............................................................................................................................. 29
EVEL
S
S
BUS
BUS
D
WITCH
WITCH
ATA
L
........................................................................................................................ 35
....................................................................................................................... 25
EVEL
LOCK
T
T
IMING
IMING
................................................................................................................. 46
................................................................................................................. 46
(M
S
ARGIN OF ERROR
ELECTION
..................................................................................... 40
S
S
II
PECIFICATIONS
PECIFICATIONS
............................................................................................ 26
mm
: ± 15%) .............................................. 38
) .............................................. 49
........................................................ 41
........................................................ 45
REV. 1.0.0
I

Related parts for xr20v2170