pex8533 PLX, pex8533 Datasheet

no-image

pex8533

Manufacturer Part Number
pex8533
Description
Pex 8533 32 Lane, 6 Port Pci Express Switch, 35 X 35mm? Pbga
Manufacturer
PLX
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PEX8533
Manufacturer:
PLX
Quantity:
1 400
Part Number:
pex8533-AA25BI
Manufacturer:
PLX
Quantity:
1 400
Part Number:
pex8533-AA25BI G
Manufacturer:
PERICOM
Quantity:
20 000
Part Number:
pex8533-AA25BI-G
Manufacturer:
MAXIM
Quantity:
1 210
Part Number:
pex8533-AA25BIG
Manufacturer:
PLX Technology
Quantity:
135
Part Number:
pex8533-AA25BIG
Manufacturer:
PLX
Quantity:
1 400
Part Number:
pex8533-AA25BIG
Manufacturer:
PLX
Quantity:
2 704
Part Number:
pex8533-AA25BIG
Manufacturer:
PLX
Quantity:
20 000
Features
.
PEX 8533 General Features
o 32-lane PCI Express switch
o Up to six configurable ports
o 35mm x 35mm,
o Pin Compatible with PEX 8532
o Typical Power: 3.3 Watts
PEX 8533 Key Features
o Standards Compliant
o High Performance
o Flexible Configuration
o PCI Express Power Management
o Quality of Service (QoS)
o Reliability, Availability,
- Integrated SerDes
680-ball PBGA package
- PCI Express Base Specification, r1.1
- PCI SHPC Specification, r1.0
- Cut-through with 120ns packet
- Max Payload Size of 1024 Bytes
- Non-blocking switch fabric
- Full line rate on all ports
- Six highly flexible and configurable
- Configurable with strapping pins,
- Lane and polarity reversal
- Link power management states: L0,
- Device states: D0 and D3hot
- Eight Traffic Classes per port
- Round robin and weighted RR port
Serviceability
- 3 Standard Hot-Plug Controllers
- Upstream port as hot-plug client
- Transaction Layer end-to-end CRC
- Poison bit
- INTA & FATAL ERROR signal
- Advanced Error Reporting in addition
- Port Status bits and GPO available
- Per port performance monitoring
- JTAG boundary scan
latency
ports (x1, x2, x4, x8, or x16)
EEPROM, I
L0s, L1, L2/L3 Ready, and L3
arbitration
support
to PCIe baseline error reporting
• Average packet size, number of
packets, CRC errors
Version 1.5 2008
2
C or Host software
Multi-Purpose, Feature Rich PCI Express ExpressLane™ Switch
The ExpressLane
capability conforming to the latest revision of the PCIe Base specification.
This device enables users to add scalable high bandwidth, non-blocking
interconnects to a wide variety of applications including servers, storage
systems, communications platforms, blade servers, and embedded-control
products. The PEX 8533 is well suited for fan-out, aggregation, peer-to-
peer, backplane, and switch fabric applications.
Highly Flexible Port Configurations
The ExpressLane
maximum of 6 ports that can be configured to any legal width from x1 to
x16, in any combination to support your specific bandwidth needs. The ports
can be symmetric (each port having the same lane width) or asymmetric
(ports having different lane widths). Any of the ports can be designated as
the upstream port, which can be changed dynamically.
High Performance
The ExpressLane
with a latency of 115ns (x8 to x8). This, combined with large packet
memory (256 to 1024 byte maximum payload size) and non-blocking
internal switch architecture, provide full line rate on its ports for
performance hungry applications such as storage servers or storage switch
fabrics.
End-to-End Packet Integrity
The ExpressLane
protection (ECRC) and Poison bit support to enable designs that require
guaranteed error-free packets.
Configuration Flexibility
The ExpressLane
operations. The device can be configured through strapping pins, I
interface, CPU configuration cycles, or an optional serial EEPROM. This
allows for easy debug during the development phase, performance
monitoring during the operation phase, and driver or software upgrade.
Interoperability
The ExpressLane
PCI-SIG specification. Additionally, it supports auto-negotiation, lane
reversal, and polarity reversal. The PEX 8533 also undergoes thorough
Interoperability testing in PLX’s Interoperability Lab.
Low Power with Granular SerDes Control
The ExpressLane
compliant with the PCI Express power management specification. In
addition, the SerDes physical links can be turned off when unused for even
lower power.
Flexible & Versatile PCI Express™ Switch
PLX Confidential
TM
TM
TM
TM
TM
TM
TM
PEX 8533
PEX 8533 device offers PCI Express switching
PEX 8533 offers highly configurable ports. There are a
PEX 8533 architecture supports packet cut-through
PEX 8533 provides optional end-to-end CRC
PEX 8533 provides several ways to configure its
PEX 8533 is designed to be fully compliant with the
PEX 8533 provides low power capability that is fully
2
C

Related parts for pex8533

pex8533 Summary of contents

Page 1

... The ExpressLane PEX 8533 is designed to be fully compliant with the PCI-SIG specification. Additionally, it supports auto-negotiation, lane reversal, and polarity reversal. The PEX 8533 also undergoes thorough Interoperability testing in PLX’s Interoperability Lab. Low Power with Granular SerDes Control TM The ExpressLane PEX 8533 provides low power capability that is fully compliant with the PCI Express power management specification ...

Page 2

... SerDes Power and Signal Management The ExpressLane PEX 8533 supports software control of the SerDes outputs to allow optimization of power and signal strength in a system. The PLX SerDes implementation supports four levels of power – off, low, typical and high. The SerDes block also supports loop- ...

Page 3

... PEX 8533 switch. Figure 4 illustrates use of the device in a dual graphics application while supporting PCI port expansion through another PLX PCIe switch. The upstream x16 port links to the Root Complex and the two downstream ports connect to the Graphics modules. The peer-to-peer ...

Page 4

... The PEX 8533 RDK can be used to Product Ordering Information PLX Technology, Inc. Part Number 870 Maude Ave. PEX8533-AA25BI Sunnyvale, CA 94085 USA PEX8533-AA25BI G Tel: 1-800-759-3735 PEX 8533-AA RDK Tel: 1-408-774-9060 Fax: 1-408-774-2169 Please visit the PLX Web site at Email: info@plxtech.com Web Site: www.plxtech.com © ...

Related keywords