zl30117 Zarlink Semiconductor, zl30117 Datasheet
zl30117
Available stocks
Related parts for zl30117
zl30117 Summary of contents
Page 1
... Supports IEEE 1149.1 JTAG Boundary Scan dpll_holdover tdo dpll_lock ref DPLL sync Controller & State Machine rst_b dpll_mod_sel Figure 1 - Block Diagram 1 Zarlink Semiconductor Inc. ZL30117 SONET/SDH Data Sheet June 2006 Ordering Information 64 Pin CABGA Trays 64 Pin CABGA* Trays +85 C ...
Page 2
... Applications TM • AMCs for AdvancedTCA and MicroTCA Systems • Multi-Service Edge Switches or Routers • DSLAM Line Cards • WAN Line Cards • RNC/Mobile Switching Center Line Cards • ADM Line Cards ZL30117 2 Zarlink Semiconductor Inc. Data Sheet ...
Page 3
... Functional Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 1.1 DPLL Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 1.2 DPLL Mode Of Operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 1.3 Ref and Sync Inputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 1.4 Ref and Sync Monitoring . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 1.5 Output Clocks and Frame Pulses . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 1.6 Configurable Input-to-Output and Output-to-Output Delays . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 2.0 Software Configuration . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 3.0 References . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 ZL30117 Table of Contents 3 Zarlink Semiconductor Inc. Data Sheet ...
Page 4
... Figure 1 - Block Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 Figure 2 - Automatic Mode State Machine . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 Figure 3 - Reference and Sync Inputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 Figure 4 - Output Frame Pulse Alignment . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 Figure 5 - Behaviour of the Guard Soak Timer during CFM or SCM Failures . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 Figure 6 - Output Configuration . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 Figure 7 - Phase Delay Adjustments . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 ZL30117 List of Figures 4 Zarlink Semiconductor Inc. Data Sheet ...
Page 5
... Table 1 - DPLL Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 Table 2 - Set of Pre-Defined Auto-Detect Clock Frequencies . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 Table 3 - Set of Pre-Defined Auto-Detect Sync Frequencies . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 Table 4 - Output Clock and Frame Pulse Frequencies . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 Table 5 - Register Map . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 ZL30117 List of Tables 5 Zarlink Semiconductor Inc. Data Sheet ...
Page 6
... Changes Summary The following table captures the changes from the February 2006 issue. Page 20-21 Software Register Description ZL30117 Item Changed the naming and description of the frame pulse delay offset registers to clearly show that they form a 22-bit register spread out over 3 8-bit registers ...
Page 7
... Differential Output Enable (LVCMOS, Schmitt Trigger). When set high, the u differential LVPECL driver is enabled. When set low, the differential driver is tristated reducing power consumption. This function is also controllable through software registers. This pin is internally pulled up to Vdd. ZL30117 Description ss. 7 Zarlink Semiconductor Inc. ...
Page 8
... Oscillator Master Clock Input (LVCMOS). This input accepts a 20 MHz reference from a clock oscillator (XO, XTAL). The stability and accuracy of the clock at this input determines the free-run accuracy and the long term holdover stability of the output clocks. ZL30117 Description 8 Zarlink Semiconductor Inc. ...
Page 9
... Analog Ground. 0 Volts Input I - Input, Internally pulled down Input, Internally pulled Output A - Analog P - Power G - Ground ZL30117 Description nominal. DC nominal. DC nominal. DC nominal Zarlink Semiconductor Inc. Data Sheet ...
Page 10
... Functional Description The ZL30117 SONET/SDH Line Card Synchronizer is a highly integrated device that provides timing and synchronization for network interface cards. The DPLL is capable of locking to one of three input references and provides a wide variety of synchronized output clocks and frame pulses. 1.1 DPLL Features The Digital Phase-Locked Loop synchronizes to one of the qualified references and provides automatic or manual hitless reference switching and a holdover function when no qualified references are available ...
Page 11
... The input references are continuously monitored for frequency accuracy and phase regularity least one of the input references is qualified by the reference monitors, then the DPLL will begin lock acquisition on that input. Given a stable reference input, the ZL30117 will enter in the Normal (locked) mode. Normal (locked) ...
Page 12
... DPLL will align the output frame pulses to the output clock edge that is diff_clk/sdh_clk/p_clk aligned to the input frame pulse. ZL30117 ref2:0 DPLL sync2:0 Figure 3 - Reference and Sync Inputs input is selected with its corresponding ref n ref n ...
Page 13
... Single Cycle Monitor (SCM) The SCM block measures the period of each reference clock cycle to detect phase irregularities or a missing clock edge. In general, if the measured period deviates by more than 50% from the nominal period, then an SCM failure (scm_fail) is declared. ZL30117 2 kHz 8 kHz 64 kHz 1 ...
Page 14
... Figure 5 - Behaviour of the Guard Soak Timer during CFM or SCM Failures Sync Ratio Monitor All sync inputs (sync0 to sync2) are continuously monitored to ensure that there is a correct number of reference clock cycles within the frame pulse period. ZL30117 CFM or SCM failures ...
Page 15
... Output Clocks and Frame Pulses The ZL30117 offers a wide variety of outputs including one low-jitter differential LVPECL clock (diff_clk_p/n), one SONET/SDH LVCMOS (sdh_clk) output clock and one programmable LVCMOS (p_clk) output clock. In addition to the clock outputs, one LVCMOS SONET/SDH frame pulse output (sdh_fp) and one LVCMOS programmable frame pulse (p_fp) is also available ...
Page 16
... Configurable Input-to-Output and Output-to-Output Delays The ZL30117 allows programmable static delay compensation for controlling input-to-output and output-to-output delays of its clocks and frame pulses. Both the SONET/SDH APLL and the Programmable Synthesizer can be configured to lead or lag the selected input reference clock using the DPLL Fine Delay ...
Page 17
... Software Configuration The ZL30117 is mainly controlled by accessing software registers through the serial peripheral interface (SPI). The device can be configured to operate in a highly automated manner which minimizes its interaction with the system’s processor can operate in a manual mode where the system processor controls most of the operation of the device ...
Page 18
... Reserved 27 Reserved ZL30117 Reset Value (Hex) EE Sync0 and sync1 auto-detected frequency value and sync failure status register 0E Sync2 auto-detected frequency value and sync valid status register 33 Control register for the ref0 and ref1 out of range limit ...
Page 19
... Reserved 4F 50 sdh_enable 51 sdh_run 52 sdh_clk_div 53 sdh_clk_offset90 ZL30117 Reset Value (Hex) 04 DPLL lock and holdover status register 03 Leave as default Leave as default 8F Control register to enable the p_clk and p_fp outputs of the programmable synthesizer 0F Control register to generate p_clk, p_fp 00 Control register for the [7:0] bits of the N of ...
Page 20
... Reserved 67 custA_mult_0 68 custA_mult_1 69 custA_scm_low 6A custA_scm_high 6B custA_cfm_low_0 ZL30117 Reset Value (Hex) Leave as default 00 Control register for the output/output phase alignrment fine tuning for sdh path 05 Control register to select the sdh_fp frame pulse frequency 23 Control register to select sdh_fp type 00 Bits [7:0] of the programmable frame pulse phase offset in multiples of 1/311 ...
Page 21
... ZL30117 Reset Value (Hex) 00 Control register for the custom configuration A: The [15:0] bits of the single cycle CFM low limit 00 Control register for the custom configuration A: The [7:0] bits of the single cycle CFM high limit 00 Control register for the custom configuration ...
Page 22
... Addr Register (Hex) Name 7B - Reserved 7F 3.0 References AdvancedTCA, ATCA and the AdvancedTCA and ATCA logos are trademarks of the PCI Industrial Computer Manufacturers Group. ZL30117 Reset Value (Hex) Table 5 - Register Map (continued) 22 Zarlink Semiconductor Inc. Data Sheet Description Type ...
Page 23
...
Page 24
... For more information about all Zarlink products Information relating to products and services furnished herein by Zarlink Semiconductor Inc. or its subsidiaries (collectively “Zarlink”) is believed to be reliable. However, Zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use ...