s19233 Applied Micro Circuits Corporation (AMCC), s19233 Datasheet

no-image

s19233

Manufacturer Part Number
s19233
Description
10 G Ethernet/fibre Channel/sonet/sdh Dual Cdr
Manufacturer
Applied Micro Circuits Corporation (AMCC)
Datasheet
S19233
10 G Ethernet/Fibre Channel/SONET/SDH Dual CDR
Features
• Complies with ITU-T specifications, 50 mUI
• Complies with XFP MSA Specifications
• 25 mUI
• CML serial input sensitivity at 5 mV
• Dual CDR - 9.95 to 11.32 Gbps operation
• Superior Crosstalk Isolation
• Electronic Dispersion Compensation (EDC)
• Low power EDC ideal for Power Level 2 XFP
• Suitable for low Optical Signal to Noise Ratio
• Automatic Threshold Adjust
• External threshold & Phase Adjust
• AGC embedded equalizer
• LOS Function - Compliant to GR-253
• Integrated equalizer that support over 24” FR-
• Transmitter (Optical Side) - CDR
• Lock detect indication
• 650 mW Typical Power
• -40 to 85°C operation
• CMOS 0.13 Micron Technology
• 1.8 and 3.3 Volt Power Supply
• 6 x 6 mm
• ESD - 1500 V, 500 V High Speed Inputs
Applications
• 10 G Fibre Channel and Ethernet Designs
• 10 GbE with FEC
• 10 G SONET/SDH/FEC Designs
• SONET/SDH Test Equipment
• SONET/SDH/FEC DWDM Equipment
• XFP MSA Modules
max. jitter generation (50 KHz - 80 MHz)
Optimized for 0 to 100 Km SMF with 2 dB dis-
persion penalty
modules
(OSNR) environments
4 on Transmitter Electrical Side
ant lead free option
pp
2
Jitter Generation
PBGA package with RoHS compli-
S19235/37
AMCC
pp
Diff.
XFI
pp
10 Gbps Line Card
Description
The S19233 is a fully integrated low power dual
CDR device with Electronic Dispersion
Compensation (EDC). It is suitable for use in 10
GbE/10G FC/SONET/SDH PMD modules, such as
the XFP MSA modules. This device can be used
to compensate channel impairments caused by
either single mode fiber up to 120 km or FR-4
copper medium over 24”. Integrated in this
device on the receive optical side, an AGC
amplifier with offset cancellation circuitry, EDC/
Equalization with control circuitry, and CDR. On
the transmit electrical side the S19233 also has
an equalization circuit, and CDR that reshapes
the data after up to 24" of transmission over
copper on FR-4 PWB material. The low-jitter
CML interfaces guarantees compliance with the
bit error rate requirements of the Telcordia and
ITU-T standards. The S19233 is packaged in a 6 x
6 mm
package outline.
Value Proposition - Design multiple XFP
modules ranging from 2 km to 120 km link with
one footprint. The S19233 is pin compatible to
the lower cost 10G Dual CDR S19256 (no EDC).
S19256: 2 km-30 km;
S19233: 2 km-120 km
System Block Diagram with the S19233
2
Dual CDR
PBGA, offering designers a small
S19233
AMCC
XFP Module
TOSA
ROSA
Overview
The S19233 can be used to implement the front
end of SONET/SDH/FEC/10GbE/FC/G.709
equipment which consists primarily of the serial
transmit interface and the serial receive
interface. The system timing circuitry consists of
a high-speed phase detector, clock and data
recovery unit and equalization circuitry. The
device utilizes on-chip clock recovery PLL
components that allow the use of a slower
external clock reference, 155.52 MHz (or
equivalent FEC/10GbE/10 Gbps FC rate), in
support of existing system clocking schemes.
The EDC function is embedded in the optical
receive side. It provides control to compensate
chromatic dispersion in different fiber links. On
the transmitter side, an equalizer is integrated in
the receive front end to reshape the data after
transmission over FR-4. This enables low bit
error rate and transmission over longer trace
length.
The low-jitter, 1-bit, CML interfaces guarantee
compliance with the bit-error rate requirements
of the Telcordia and ITU-T standards. The
10 Gbps serial electrical interface specifications
are compliant with the XFI as specified in the
XFP MSA module specification. The high speed
serial input and output can be connected to the
AMCC SerDes (S19235 or S19237) across 60 cm
(24”) of improved FR-4 material or across 40 cm
of standard FR-4 with one connector.
OC-192/10GE/10FC
PRODUC T BRIEF

Related parts for s19233

s19233 Summary of contents

Page 1

... Transmitter (Optical Side) - CDR • Lock detect indication bit error rate requirements of the Telcordia and • 650 mW Typical Power ITU-T standards. The S19233 is packaged • -40 to 85°C operation 6 mm • CMOS 0.13 Micron Technology • 1.8 and 3.3 Volt Power Supply package outline ...

Page 2

... AMCC is a registered trademark of Applied Micro Circuits Corporation. PowerPC and the PowerPC logo are registered trademarks of IBM Corporation. All other trademarks are the www.amcc.com property of their respective holders. Copyright © 2006 Applied Micro Circuits Corporation. All Rights Reserved. S19233_PB1592_v1.02_20061031 SPECIFIC AT IONS Transmitter Side Operations • ...

Related keywords