k9f1216u0a-ycb0 Samsung Semiconductor, Inc., k9f1216u0a-ycb0 Datasheet - Page 32

no-image

k9f1216u0a-ycb0

Manufacturer Part Number
k9f1216u0a-ycb0
Description
512mb/256mb 1.8v Nand Flash Errata
Manufacturer
Samsung Semiconductor, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
K9F1216U0A-YCB0
Manufacturer:
VIA
Quantity:
220
K9F1208U0A-VCB0,VIB0,FCB0,FIB0
K9F1208Q0A-DCB0,DIB0,HCB0,HIB0
K9F1208U0A-YCB0,YIB0,PCB0,PIB0
K9F1208U0A-DCB0,DIB0,HCB0,HIB0
Device Operation
Upon initial device power up, the device defaults to Read1 mode. This operation is also initiated by writing 00h to the command regis-
ter along with four address cycles. Once the command is latched, it does not need to be written for the following page read operation.
Three types of operations are available : random read, serial page read and sequential row read.
The random read mode is enabled when the page address is changed. The 528 bytes(x8 device) or 264words(x16 device)of data
within the selected page are transferred to the data registers in less than 10 s(t
this data transfer(tR) by analyzing the output of R/B pin. CE must be held low while in busy for K9F12XXU0A-YXB0 or K9F1208U0A-
VXB0, while CE is don’ t-care with K9F12XXX0A-DXB0. If CE goes high before the device returns to Ready, the random read opera-
tion is interrupted and Busy returns to Ready as the defined by tCRY. Since the operation was aborted, the serial page read does not
output valid data. Once the data in a page is loaded into the registers, they may be read out in 50ns cycle time by sequentially pulsing
RE. High to low transitions of the RE clock output the data stating from the selected column address up to the last column address.
The way the Read1 and Read2 commands work is like a pointer set to either the main area or the spare area. The spare area of 512
to 527 bytes (x8 device) or 256 to 263 words(x16 device)may be selectively accessed by writing the Read2 command. Addresses A
to A
move the pointer back to the main area. Figures 7 to 10 show typical sequence and timings for each read operation.
Sequential Row Read is available only on K9F12XXX0A-Y,P or K9F1208U0A-V,F :
After the data of last column address is clocked out, the next page is automatically selected for sequential row read. Waiting 10 s
again allows reading the selected page. The sequential row read operation is terminated by bringing CE high. Unless the operation
is aborted, the page address is automatically incremented for sequential row read as in Read1 operation and spare sixteen bytes of
each page may be sequentially read. The Sequential Read 1 and 2 operation is allowed only within a block and after the last page of
a block is readout, the sequential read operation must be terminated by bringing CE high. When the page address moves onto the
next block, read command and address must be given. Figures 9, 10 show typical sequence and timings for sequential row read
operation.
PAGE READ
3
set the starting address of the spare area while addresses A
K9F1216Q0A-DCB0,DIB0,HCB0,HIB0
K9F1216U0A-YCB0,YIB0,PCB0,PIB0
K9F1216U0A-DCB0,DIB0,HCB0,HIB0
31
4
to A
7
are ignored. The Read1 command(00h/01h) is needed to
R
). The system controller can detect the completion of
FLASH MEMORY
0

Related parts for k9f1216u0a-ycb0