we128k32-xxx White Electronic Designs Corporation, we128k32-xxx Datasheet - Page 4

no-image

we128k32-xxx

Manufacturer Part Number
we128k32-xxx
Description
128kx32 Eeprom Module, 5962-94585
Manufacturer
White Electronic Designs Corporation
Datasheet
WRITE
A write cycle is initiated when OE# is high and a low pulse
is on WE# or CS# with CS# or WE# low. The address
is latched on the falling edge of CS# or WE# whichever
occurs last. The data is latched by the rising edge of CS#
or WE#, whichever occurs fi rst. A byte write operation will
automatically continue to completion.
write cycle timing
Figures 5 and 6 show the write cycle timing relationships.
A write cycle begins with address application, write enable
and chip select. Chip select is accomplished by placing
the CS# line low. Write enable consists of setting the WE#
line low. The write cycle begins when the last of either CS#
or WE# goes low.
The WE# line transition from high to low also initiates
an internal 150 µsec delay timer to permit page mode
operation. Each subsequent WE# transition from high to
low that occurs before the completion of the 150 µsec time
out will restart the timer from zero. The operation of the
timer is the same as a retriggerable one-shot.
White Electronic Designs Corp. reserves the right to change products or specifi cations without notice.
March 2006
Rev. 10
White Electronic Designs
4
Write Cycle Parameter
Write Cycle Time, TYP = 6ms
Address Set-up Time
Write Pulse Width (WE# or CS#)
Chip Select Set-up Time
Address Hold Time
Data Hold Time
Chip Select Hold Time
Data Set-up Time
Output Enable Set-up Time
Output Enable Hold Time
Write Pulse Width High
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com
AC WRITE CHARACTERISTICS
V
CC
= 5.0V, GND = 0V, -55°C ≤ T
WE128K32-XXX
Symbol
t
t
t
t
t
t
WPH
t
t
t
t
CSH
t
OES
OEH
WC
WP
AS
CS
AH
DH
DS
A
≤ +125°C
Min
100
100
10
50
50
0
0
0
0
0
Max
10
Unit
ms
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for we128k32-xxx