k4m64163ph Samsung Semiconductor, Inc., k4m64163ph Datasheet

no-image

k4m64163ph

Manufacturer Part Number
k4m64163ph
Description
1m X 16bit X 4 Banks Mobile Sdram In 54csp
Manufacturer
Samsung Semiconductor, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
k4m64163ph-VG75
Manufacturer:
SAMSUNG
Quantity:
9 156
K4M64163PH - R(B)G/F
1M x 16Bit x 4 Banks Mobile SDRAM in 54CSP
FEATURES
• 1.8V power supply.
• LVCMOS compatible with multiplexed address.
• Four banks operation.
• MRS cycle with address key programs.
• EMRS cycle with address key programs.
• All inputs are sampled at the positive going edge of the system
• Burst read single-bit write operation.
• Special Function Support.
• DQM for masking.
• Auto refresh.
• 64ms refresh period (4K cycle).
• Commercial Temperature Operation (-25qC ~ 70qC).
• Extended Temperature Operation (-25qC ~ 85qC).
• 54Balls CSP with 0.8mm ball pitch( -RXXX -Pb, -BXXX -Pb Free).
ORDERING INFORMATION
- R(B)G : Low Power, Extended Temperature(-25qC ~ 85qC)
- R(B)F : Low Power, Commercial Temperature(-25qC ~ 70qC)
Notes :
1. In case of 40MHz Frequency, CL1 can be supported.
2. Samsung are not designed or manufactured for use in a device or system that is used under circumstance in which human life is
contained herein for any specific purpose, such as medical, aerospace, nuclear, military, vehicular or undersea repeater use.
potentially at stake. Please contact to the memory marketing team in samsung electronics when considering the use of a product
clock.
-. CAS latency (1, 2 & 3).
-. Burst length (1, 2, 4, 8 & Full page).
-. Burst type (Sequential & Interleave).
-. PASR (Partial Array Self Refresh).
-. Internal TCSR (Temperature Compensated Self Refresh)
-. DS (Driver Strength)
K4M64163PH-R(B)G/F75
K4M64163PH-R(B)G/F90
K4M64163PH-R(B)G/F1L
Part No.
111MHz(CL=3)
133MHz(CL3), 83MHz(CL2)
111MHz(CL3), 83MHz(CL2)
Max Freq.
*1
, 66MHz(CL2)
GENERAL DESCRIPTION
rate Dynamic RAM organized as 4 x 1,048,576 words by 16 bits,
fabricated with SAMSUNGcs high performance CMOS technol-
ogy. Synchronous design allows precise cycle control with the
use of system clock, and I/O transactions are possible on every
clock cycle. Range of operating frequencies, programmable
burst lengths and programmable latencies allow the same
device to be useful for a variety of high bandwidth and high per-
formance memory system applications.
1
The K4M64163PH is 67,108,864 bits synchronous high data
Interface
LVCMOS
Mobile-SDRAM
54 CSP Pb
December 2003
(Pb Free)
Package

Related parts for k4m64163ph

k4m64163ph Summary of contents

Page 1

... Please contact to the memory marketing team in samsung electronics when considering the use of a product contained herein for any specific purpose, such as medical, aerospace, nuclear, military, vehicular or undersea repeater use. GENERAL DESCRIPTION The K4M64163PH is 67,108,864 bits synchronous high data rate Dynamic RAM organized 1,048,576 words by 16 bits, fabricated with SAMSUNGcs high performance CMOS technol- ogy ...

Page 2

... K4M64163PH - R(B)G/F FUNCTIONAL BLOCK DIAGRAM Bank Select CLK ADD LCKE LRAS LCBR LWE CLK CKE CS Data Input Register Column Decoder Latency & Burst Length Programming Register LCAS LWCBR Timing Register RAS CAS WE L(U)DQM 2 Mobile-SDRAM LWE LDQM ...

Page 3

... K4M64163PH - R(B)G/F Package Dimension and Pin Configuration *1 < Bottom View ...

Page 4

... K4M64163PH - R(B)G/F ABSOLUTE MAXIMUM RATINGS Parameter Voltage on any pin relative Voltage on V supply relative Storage temperature Power dissipation Short circuit current NOTES: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to recommended operating condition. ...

Page 5

... K4M64163PH - R(B)G/F DC CHARACTERISTICS Recommended operating conditions(Voltage referenced to V Parameter Symbol Operating Current I CC1 (One Bank Active CKE dV CC2 Precharge Standby Current in power-down mode I PS CKE & CLK dV CC2 CKE t CC2 Input signals are changed one time during 20ns Precharge Standby Current ...

Page 6

... K4M64163PH - R(B)G/F AC OPERATING TEST CONDITIONS Parameter AC input levels (Vih/Vil) Input timing measurement reference level Input rise and fall time Output timing measurement reference level Output load condition 1.8V 13.9K: VOH (DC) = VDDQ - 0.2V, IOH = -0.1mA Output VOL (DC) = 0.2V, IOL = 0.1mA 20pF 10.6K: Figure 1. DC Output Load Circuit (V = 1.7V~1.95V, T ...

Page 7

... K4M64163PH - R(B)G/F OPERATING AC PARAMETER (AC operating conditions unless otherwise noted) Parameter Row active to row active delay RAS to CAS delay Row precharge time Row active time Row cycle time Last data in to row precharge Last data in to Active delay Last data in to new col. address delay ...

Page 8

... K4M64163PH - R(B)G/F AC CHARACTERISTICS (AC operating conditions unless otherwise noted) Parameter CAS latency=3 CLK cycle time CAS latency=2 CAS latency=1 CAS latency=3 CLK to valid output delay CAS latency=2 CAS latency=1 CAS latency=3 Output data hold time CAS latency=2 CAS latency=1 CLK high pulse width ...

Page 9

... K4M64163PH - R(B)G/F SIMPLIFIED TRUTH TABLE COMMAND Register Mode Register Set Auto Refresh Entry Refresh Self Refresh Exit Bank Active & Row Addr. Read & Auto Precharge Disable Column Address Auto Precharge Enable Write & Auto Precharge Disable Column Address Auto Precharge Enable ...

Page 10

... K4M64163PH - R(B)G/F A. MODE REGISTER FIELD TABLE TO PROGRAM MODES Register Programmed with Normal MRS BA0 ~ BA1 Address A11 ~ A10/AP "0" Setting for Function RFU Normal MRS Normal MRS Mode Test Mode CAS Latency A8 A7 Type Mode Register Set Reserved ...

Page 11

... K4M64163PH - R(B)G/F Partial Array Self Refresh 1. In order to save power consumption, Mobile SDRAM has PASR option. 2. Mobile SDRAM supports 3 kinds of PASR in self refresh mode : Full Array, 1/2 of Full Array and 1/4 of Full Array ...

Page 12

... K4M64163PH - R(B)G/F C. BURST SEQUENCE 1. BURST LENGTH = 4 Initial Address BURST LENGTH = 8 Initial Address ...

Related keywords