k4d553238f-gc Samsung Semiconductor, Inc., k4d553238f-gc Datasheet - Page 9

no-image

k4d553238f-gc

Manufacturer Part Number
k4d553238f-gc
Description
256mbit Gddr Sdram
Manufacturer
Samsung Semiconductor, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
k4d553238f-gc33
Manufacturer:
SST
Quantity:
550
EXTENDED MODE REGISTER SET(EMRS)
strength. The default value of the extended mode register is not defined, therefore the extened mode register
must be written after power up for enabling or disabling DLL. The extended mode register is written by assert-
ing low on CS, RAS, CAS, WE and high on BA0(The DDR SDRAM should be in all bank precharge with CKE
already high prior to writing into the extended mode register). The state of address pins A0, A2 ~ A5, A7 ~ A11
and BA1 in the same cycle as CS, RAS, CAS and WE going low are written in the extended mode register. A1
and A6 are used for setting driver strength to normal, weak or matched impedance. Two clock cycles are
required to complete the write operation in the extended mode register. The mode register contents can be
changed using the same command and clock cycle requirements during operation as long as all banks are in
the idle state. A0 is used for DLL enable or disable. "High" on BA0 is used for EMRS. All the other address
pins except A0,A1,A6 and BA0 must be set to low for proper EMRS operation. Refer to the table for specific
codes.
K4D553238F-GC
RFU
The extended mode register stores the data for enabling or disabling DLL and selecting output driver
BA
1
*1 : RFU(Reserved for future use) should stay "0" during EMRS cycle.
BA
0
1
BA
1
0
0
EMRS
A
A
MRS
11
n
~ A
0
A
10
RFU
A
9
0
0
1
1
Figure 7. Extended Mode Register set
A
A
6
8
0
1
0
1
A
1
A
7
Output Driver Impedence Control
D.I.C
Weak
A
N/A
N/A
Full
6
- 9 -
A
5
Do not use
Do not use
A
4
100%
RFU
60%
A
3
256M GDDR SDRAM
A
2
D.I.C
A
1
Rev 1.3 (Mar. 2005)
A
0
1
0
DLL
A
0
DLL Enable
Disable
Enable
Address Bus
Extended
Mode Register

Related parts for k4d553238f-gc