MAX545 MAXIM [Maxim Integrated Products], MAX545 Datasheet - Page 8

no-image

MAX545

Manufacturer Part Number
MAX545
Description
+5V, Serial-Input, Voltage-Output, 14-Bit DACs
Manufacturer
MAXIM [Maxim Integrated Products]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MAX5450EUB+
Manufacturer:
Maxim
Quantity:
626
Part Number:
MAX5451EUD
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
MAX5451EUD+
Manufacturer:
MICREL
Quantity:
4 212
Part Number:
MAX5452EUB
Manufacturer:
MAXIM
Quantity:
186
Part Number:
MAX5452EUB
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
MAX5452EUB+
Manufacturer:
Maxim Integrated Products
Quantity:
135
Part Number:
MAX5452EUB+
Manufacturer:
Maxim
Quantity:
107
Part Number:
MAX5452EUB+
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
MAX5453EUD
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
MAX5453EUD+
Manufacturer:
MAXIM
Quantity:
51
Company:
Part Number:
MAX5453EUD+
Quantity:
1 900
Part Number:
MAX5455EUD
Manufacturer:
MAXIM/美信
Quantity:
20 000
The MAX544/MAX545’s digital interface is a standard
3-wire connection compatible with SPI/QSPI/
MICROWIRE interfaces. The chip-select input (CS)
frames the serial data loading at the data-input pin
(DIN). Immediately following CS’s high-to-low transition,
the data is shifted synchronously and latched into the
input register on the rising edge of the serial clock input
(SCLK). After 16 bits (14 data bits, plus 2 sub-bits set to
zero) have been loaded into the serial input register, it
transfers its contents to the DAC latch on CS’s low-to-
high transition (Figure 3a). Note that if CS is not kept
low during the entire 16 SCLK cycles, data will be cor-
rupted. In this case, reload the DAC latch with a new
16-bit word.
Alternatively, for the MAX545, LDAC allows the DAC
latch to update asynchronously by pulling LDAC low
after CS goes high (Figure 3b). Hold LDAC high during
the data-loading sequence.
+5V, Serial-Input, Voltage-Output, 14-Bit DACs
Figure 3a. MAX544/MAX545 3-Wire Interface Timing Diagram ( LDAC = DGND for MAX545)
Figure 3b. MAX545 4-Wire Interface Timing Diagram
8
_______________________________________________________________________________________
LDAC
SCLK
SCLK
DIN
CS
DIN
CS
D13 D12 D11 D10 D9 D8 D7 D6
D13
Digital Interface
MSB
D12 D11 D10 D9 D8 D7
MSB
D6
The MAX544/MAX545 operate with external voltage ref-
erences from 2V to 3V. The reference voltage deter-
mines the DAC’s full-scale output voltage. Kelvin
connections are provided with the MAX545 for optimum
performance. The 2.5V MAX873A, with ±15mV initial
accuracy and a 7ppm/°C (max) temperature coeffi-
cient, is a good choice.
The MAX544/MAX545 have a power-on reset circuit to
set the DAC’s output to 0V in unipolar mode when V
is first applied. This ensures that unwanted DAC output
voltages will not occur immediately following a system
power-up, such as after a loss of power. In bipolar
mode, the DAC output is set to -V
D5 D4 D3 D2 D1 D0 S1 S0
D5 D4 D3 D2 D1 D0 S1 S0
SUB-BITS
SUB-BITS
LSB
LSB
UPDATED
DAC
UPDATED
DAC
External Reference
REF
Power-On Reset
.
DD

Related parts for MAX545