MPC8358E_11 FREESCALE [Freescale Semiconductor, Inc], MPC8358E_11 Datasheet - Page 73

no-image

MPC8358E_11

Manufacturer Part Number
MPC8358E_11
Description
PowerQUICC II Pro Processor Revision 2.1 PBGA Silicon
Manufacturer
FREESCALE [Freescale Semiconductor, Inc]
Datasheet
22 Clocking
Figure 53
The primary clock source for the device can be one of two inputs, CLKIN or PCI_CLK, depending on
whether the device is configured in PCI host or PCI agent mode. Note that in PCI host mode, the primary
clock input also depends on whether PCI clock outputs are selected with RCWH[PCICKDRV]. When the
device is configured as a PCI host device (RCWH[PCIHOST] = 1) and PCI clock output is selected
(RCWH[PCICKDRV] = 1), CLKIN is its primary input clock. CLKIN feeds the PCI clock divider (÷2)
and the multiplexors for PCI_SYNC_OUT and PCI_CLK_OUT. The CFG_CLKIN_DIV configuration
Freescale Semiconductor
CFG_CLKIN_DIV
MPC8358E PowerQUICC II Pro Processor Revision 2.1 PBGA Silicon Hardware Specifications, Rev. 3
CLKIN
shows the internal distribution of clocks within the MPC8358E.
ce_clk to QUICC Engine Block
Engine
QUICC
MPC8358E
PLL
System
Figure 53. MPC8358E Clock Subsystem
PLL
e300 Core
PCI Clock
Clock
Divider
Unit
csb_clk
csb_clk to Rest
of the Device
ddr1_clk
lb_clk
Core PLL
LBIU
/n
DDRC
DLL
core_clk
/2
LCLK[0:2]
LSYNC_OUT
LSYNC_IN
MEMC1_MCK[0:5]
MEMC1_MCK[0:5]
PCI_CLK/
PCI_SYNC_IN
PCI_SYNC_OUT
PCI_CLK_OUT[0:2]
Local Bus
Memory
Device
DDRC
Memory
Device
Clocking
73

Related parts for MPC8358E_11