W25X20BV WINBOND [Winbond], W25X20BV Datasheet - Page 22

no-image

W25X20BV

Manufacturer Part Number
W25X20BV
Description
1M-BIT, 2M-BIT AND 4M-BIT SERIAL FLASH MEMORY WITH 4KB SECTORS AND DUAL I/O SPI
Manufacturer
WINBOND [Winbond]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
W25X20BVNIG
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Company:
Part Number:
W25X20BVNIG
Quantity:
560
Company:
Part Number:
W25X20BVNIG
Quantity:
560
Part Number:
W25X20BVSNIG
Manufacturer:
TOSHIBA
Quantity:
3 000
Part Number:
W25X20BVSNIG
Manufacturer:
WINBOND
Quantity:
1 000
Part Number:
W25X20BVSNIG
Manufacturer:
WINBOND
Quantity:
8 000
Part Number:
W25X20BVSNIG
Manufacturer:
WINBOND/华邦
Quantity:
20 000
W25X10BV/20BV/40BV
9.2.10
Fast Read Dual I/O (BBh)
The Fast Read Dual I/O (BBh) instruction allows for improved random access while maintaining two
IO pins, IO
and IO
. It is similar to the Fast Read Dual Output (3Bh) instruction but with the capability
0
1
to input the Address bits (A23-0) two bits per clock. This reduced instruction overhead may allow for
code execution (XIP) directly from the Dual SPI in some applications.
Fast Read Dual I/O with “Continuous Read Mode”
The Fast Read Dual I/O instruction can further reduce instruction overhead through setting the
“Continuous Read Mode” bits (M7-0) after the input Address bits (A23-0), as shown in figure 11a. The
upper nibble of the (M7-4) controls the length of the next Fast Read Dual I/O instruction through the
inclusion or exclusion of the first byte instruction code. The lower nibble bits of the (M3-0) are don’t
care (“x”). However, the IO pins should be high-impedance prior to the falling edge of the first data out
clock.
If the “Continuous Read Mode” bits M5-4 = (1,0), then the next Fast Read Dual I/O instruction (after
/CS is raised and then lowered) does not require the BBh instruction code, as shown in figure 11b.
This reduces the instruction sequence by eight clocks and allows the Read address to be immediately
entered after /CS is asserted low. If the “Continuous Read Mode” bits M5-4 do not equal to (1,0), the
next instruction (after /CS is raised and then lowered) requires the first byte instruction code, thus
returning to normal operation. A “Continuous Read Mode” Reset instruction can also be used to reset
(M7-0) before issuing normal instructions (See 9.2.12 for detail descriptions).
Figure 11a. Fast Read Dual I/O Instruction Sequence (Initial instruction or previous M5-4  10)
- 22 -

Related parts for W25X20BV