71M6534 MAXIM [Maxim Integrated Products], 71M6534 Datasheet - Page 83

no-image

71M6534

Manufacturer Part Number
71M6534
Description
Exceeds IEC 62053/ANSI C12.20 Standards
Manufacturer
MAXIM [Maxim Integrated Products]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
71M6534-IGT/F
Manufacturer:
HONEYWELL
Quantity:
10
Part Number:
71M6534-IGT/F
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
71M6534-IGT/F
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
71M6534-IGTR/F
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
71M6534H-IGT/F
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
71M6534H-IGTR/F
Manufacturer:
Maxim Integrated
Quantity:
10 000
FDS_6533_6534_004
5.2 I/O RAM Description – Alphabetical Order
The following conventions apply to the descriptions in this table:
Rev 2
Name
ADC_E
BME
BOOT_SIZE[7:0] 20A7[7:0]
CE10MHZ
CE_E
CE_LCTN[7:0]
CHOP_E[1:0]
CHOP_I_EN
CHOP_IA
CHOP_IB
CHOP_IC
CHOP_ID
Bits with a W (write) direction are written by the MPU into configuration RAM. Typically, they are initially stored in flash memory and copied to
the configuration RAM by the MPU. Some of the more frequently programmed bits are mapped to the MPU SFR memory space. The remaining
bits are mapped to 2xxx.
Bits with an R (read) direction can be read by the MPU.
Columns labeled Reset and Wake describe the bit values upon reset and wake, respectively. “NV” in the Wake column means the bit is powered
by the nonvolatile supply and is not initialized. LCD-related registers labeled “L” retain data upon transition from LCD mode to BROWNOUT
mode and vice versa, but do not retain data in SLEEP mode. “–“ means that the value is undefined.
Write-only bits will return zero when they are read.
Bits marked with an asterisk (e.g. DIO_DIR1[4]
Location
2005[3]
2020[6]
2000[3]
2000[4]
20A8[7:0]
2002[5:4]
20AB[0]
20AC[0]
20AC[4]
20AD[0]
20AD[4]
Reset Wake
0x31
01
00
0
0
0
0
0
0
0
0
0
Table 54: I/O RAM Description – Alphabetical (by Bit Name)
0x31
01
00
0
0
0
0
0
0
0
0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
) are applicable to the 71M6534 only.
Dir
Description
Enables ADC and VREF. When disabled, removes bias current.
Battery Measure Enable. When set, a load current is immediately applied to the battery
and it is connected to the ADC to be measured on Alternative Mux Cycles. See the
MUX_ALT bit.
End of space reserved for boot program. The ending address of the boot region is
1024*BOOT_SIZE.
CE clock select. When set, the CE is clocked at 10 MHz. Otherwise, the CE clock
frequency is 5 MHz.
CE enable.
CE program location. The starting address for the CE program is 1024*CE_LCTN.
Chop enable for the reference bandgap circuit. The value of CHOP will change on the
rising edge of MUXSYNC according to the value in CHOP_E:
When CHOP_I_EN is set, chop mode for the analog current inputs can be enabled
with the CHOP_IA, CHOP_IB, CHOP_IC, and CHOP_ID bits.
When CHOP_I_EN is set, these bits enable chop mode for the respective channel.
00 = toggle, except at the mux sync edge at the end of SUMCYCLE, an alternative
MUX frame is automatically inserted at the end of each accumulation interval.
01 = positive.
10 = reversed.
11 = toggle, no alternative MUX frame is inserted
71M6533/G/H and 71M6534/H Data Sheet
83

Related parts for 71M6534