EP2S180 ALTERA [Altera Corporation], EP2S180 Datasheet - Page 18
![no-image](/images/no-image-200.jpg)
EP2S180
Manufacturer Part Number
EP2S180
Description
DSP Development Board
Manufacturer
ALTERA [Altera Corporation]
Datasheet
1.EP2S180.pdf
(58 pages)
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2S180F1020C3
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Company:
Part Number:
EP2S180F1020C3N
Manufacturer:
ALTERA30
Quantity:
57
Part Number:
EP2S180F1020C3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Company:
Part Number:
EP2S180F1020C4
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP2S180F1020C4
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Company:
Part Number:
EP2S180F1020C4N
Manufacturer:
MICROCHIP
Quantity:
12 000
Company:
Part Number:
EP2S180F1020C4N
Manufacturer:
ALTERA
Quantity:
748
Functional Description
2–10
Stratix II EP2S180 DSP Development Board Reference Manual
The Stratix II EP2S180 DSP development board can obtain a clock source
from one or more of the following sources:
■
■
The board can provide independent clocks from both the enhanced and
fast PLLs to the A/D converters, the D/A converters, and the other
components that require stable clock sources.
To implement this concept, the enhanced PLL5-dedicated pins drive the
A/D converters and associated functions, and the enhanced
PLL6-dedicated pins drive the D/A converters and associated functions.
Notes to
(1)
(2)
pld_CLKIN0,pld_CLK
IN1
pld_CLKIN0_n,pld_C
LKIN1_n
proto1_OSC,
proto2_OSC
cpld_CLKOSC
adc_CLK_IN1,
adc_CLK_IN2
dac_CLKIN1,
dac_CLKIN2
pld_CLKFB
adc_CLK_IN1_n,
adc_CLK_IN2_n
dac_DACCLKIN1,
dac_DACCLKIN2
pld_DACCLKIN
proto1_CLKOUT,
proto2_CLKOUT
Table 2–4. Clock Distribution Signals (Part 2 of 2)
The on-board crystal oscillator
An external clock (through an SMA connector or a Stratix II pin)
Signal Name
J3 and J4 control which clock is routed to the A/D converters. See
details.
J18 and J19 control which clock is routed to the D/A converters. See
for details.
Table
Core Version a.b.c variable
2–4:
100-MHz oscillator
External CLKIN_n input
(J11)
100-MHz oscillator
100-MHz oscillator
100-MHz oscillator
100-MHz oscillator
pld_CLKOUT signal from
the Stratix II pin J14
External CLKIN_n input
(J11)
External DA_EXT_CLK
input (J12)
External DA_EXT_CLK
input (J12)
PROTO1 (J25 pin 13)
PROTO2 (J28 pin 13) via
a buffer (U7)
Comes From
Stratix II device pins AM17
and A16
Stratix II device pins AL17
and B16
PROTO1 (J25 pin 9) and
PROTO2 (J28 pin 9) via a
buffer (U7)
CPLD (U10 pin 125)
ADC A (U1 pins 8, 7) and B
(U2 pins 8, 7)
DAC A (U14 pin 28) and B
(U15 pin 28)
Stratix II device pin U1
ADC A (U1 pins 8, 7) and B
(U2 pins 8, 7)
DAC A (U14 pin 28) and B
(U15 pin 28)
Stratix II device pin E16
Stratix II device pins T32 and
T30
Altera Corporation
Goes To
(2)
(2)
(1)
(1)
Table 2–10
Table 2–16
for