P701-11SCL PhaseLink Corp., P701-11SCL Datasheet - Page 4

no-image

P701-11SCL

Manufacturer Part Number
P701-11SCL
Description
Low Emi Spread Spectrum Multiplier Clock
Manufacturer
PhaseLink Corp.
Datasheet
3. TIMING CHARACTERISTICS
FUNCTIONAL DESCRIPTION
Selectable spread spectrum and modulation rates
The PLL701-11 provides selectable spread spectrum modulation, as well as selectable modulation rate. Selection
is made by connecting specific pins to a logical “zero” or “one”, according to the output clock selection table and
modulation rate selection table on page 1.
Pins 2 (S2), 3 (S1), 4 (S0), and 7 (S3) are used as inputs to select the spread spectrum modulation and
multiplication factor as shown on the output clock selection table (page 1).
Default values for S(0:3) through internal pull-up and pull-down resistor
Selection pins S0 and S3 have an internal pull-down resistor of 30kΩ, pins 2 and 3 (S1 and S2) have an internal
pull-up resistor of 30kΩ. This internal pull-up (or pull-down) resistor will pull the input value to a logical “one” (or
“zero” respectively) by default, i.e. when no resistive load is connected between the pin and GND (VDD
respectively). In order to override the internal pull-up (pull-down), the pin has to be connected to GND (VDD
respectively).
47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 www.phaselink.com Rev 01/17/06 Page 4
Rise Time
Fall Time
Output Duty Cycle
Input to Output Delay
Cycle to Cycle Jitter
PARAMETERS
T
T
D
T
SYMBOL
r
f
cyc-cyc
T
Measured at 0.8V ~ 2.0V @ 3.3V
Measured at 2.0V ~ 0.8V @ 3.3V
Over output frequency range @ 3.3V
Low EMI Spread Spectrum Multiplier Clock
CONDITIONS
MIN.
0.78
0.8
45
2
TYP.
0.95
0.85
PLL701-11
50
MAX.
100
1.1
0.9
55
4
UNITS
ns
ns
ns
ps
%

Related parts for P701-11SCL