MC14515BCPG ON Semiconductor, MC14515BCPG Datasheet - Page 7

no-image

MC14515BCPG

Manufacturer Part Number
MC14515BCPG
Description
IC LATCH/DCODER 4BIT 4-16 24-DIP
Manufacturer
ON Semiconductor
Series
4000r
Type
Decoderr
Datasheet

Specifications of MC14515BCPG

Circuit
1 x 4:16
Independent Circuits
1
Voltage Supply Source
Single Supply
Voltage - Supply
3 V ~ 18 V
Operating Temperature
-55°C ~ 125°C
Mounting Type
Through Hole
Package / Case
24-DIP (0.600", 15.24mm)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Current - Output High, Low
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC14515BCPG
Manufacturer:
ON/安森美
Quantity:
20 000
with the MC14514B four−bit latch/decoder to effect a
complex data routing system. A total of 16 inputs from data
registers are selected and transferred via a 3−state data bus
to a data distributor for rearrangement and entry into 16
output registers. In this way sequential data can be re−routed
or intermixed according to patterns determined by data
select and distribution inputs.
on both MC14512 data selectors. One register is assigned to
each input. The signals on A0, A1, and A2 choose one of
eight inputs for transfer out to the 3−state data bus. A fourth
signal, labelled Dis, disables one of the MC14512 selectors,
assuring transfer of data from only one register.
of transfer of the sequential information can also be varied.
That is, if the MC14512 were addressed at a rate that is eight
Two MC14512 eight−channel data selectors are used here
Data is placed into the routing scheme via the eight inputs
In addition to a choice of input registers, 1 thru 16, the rate
SELECT
DATA
REGISTER 16
REGISTER 1
REGISTER 8
REGISTER 9
REGISTERS
INPUT
D0
D1
D2
D3
D4
D5
D6
D7
D0
D1
D2
D3
D4
D6
D7
D5
A0 A1 A2
A0 A1 A2
TRANSFER
COMPLEX DATA ROUTING
DATA
MC14514B, MC14515B
DIS
DIS
DATA ROUTING SYSTEM
http://onsemi.com
Q
Q
DATA BUS
3−STATE
7
times faster then the shift frequency of the input registers,
the most significant bit (MSB) from each register could be
selected for transfer to the data bus. Therefore, all of the
most significant bits from all of the registers can be
transferred to the data bus before the next most significant
bit is presented for transfer by the input registers.
MC14514B four−bit latch/decoder. Using the four−bit
address, D1 thru D4, the information on the inhibit line can
be transferred to the addressed output line to the desired
output registers, A thru P. This distribution of data bits to the
output registers can be made in many complex patterns. For
example, all of the most significant bits from the input
registers can be routed into output register A, all of the next
most significant bits into register B, etc. In this way
horizontal, vertical, or other methods of data slicing can be
implemented.
Information from the 3−state bus is redistributed by the
STROBE
INHIBIT
DISTRIBUTION
D1 D2 D3 D4
DATA
S10
S11
S12
S13
S14
S15
S0
S1
S2
S3
S4
S5
S6
S7
S8
S9
REGISTER P
REGISTER A
REGISTERS
OUTPUT

Related parts for MC14515BCPG