MAX1271BEAI-T Maxim Integrated, MAX1271BEAI-T Datasheet - Page 16

no-image

MAX1271BEAI-T

Manufacturer Part Number
MAX1271BEAI-T
Description
Analog to Digital Converters - ADC
Manufacturer
Maxim Integrated
Datasheet

Specifications of MAX1271BEAI-T

Number Of Channels
8
Architecture
SAR
Conversion Rate
110 KSPs
Resolution
12 bit
Input Type
Single-Ended
Snr
70 dB
Interface Type
QSPI, Serial (SPI, Microwire)
Operating Supply Voltage
4.75 V to 5.25 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
SSOP-28
Maximum Power Dissipation
762 mW
Minimum Operating Temperature
- 40 C
Number Of Converters
1
Voltage Reference
4.096 V
Multirange, +5V, 8-Channel,
Serial 12-Bit ADCs
Figure 13a. Internal Reference
Figure 13b. External Reference—Reference at REF
Figure 13c. External Reference—Reference at REFADJ
16
______________________________________________________________________________________
MAX1270
MAX1271
MAX1270
MAX1271
MAX1270
MAX1271
2.5V
2.5V
2.5V
10kΩ
10kΩ
10kΩ
A
A
A
V
V
V
= 1.638
= 1.638
= 1.638
REFADJ
REFADJ
REFADJ
REF
REF
REF
4.7µF
C
0.01µF
0.01µF
REF
V
4.7µF
C
4.7µF
C
DD
REF
REF
4.096V
2.5V
To save power, configure the converter into low-current
shutdown mode between conversions. Two program-
mable power-down modes are available in addition to a
hardware shutdown. Select STBYPD or FULLPD by pro-
gramming PD0 and PD1 in the input control byte
(Table 4). When software power-down is asserted, it
becomes effective only after the end of conversion. For
example, if the control byte contains PD1 = 0, then the
chip remains powered up. If PD1 = 1, then the chip
powers down at the end of conversion. In all power-
down modes, the interface remains active and conver-
sion results can be read. Input overvoltage protection is
active in all power-down modes.
The first logical 1 on DIN after CS falls is interpreted as
a start condition, and powers up the MAX1270/
MAX1271 from a software selected STBYPD or FULLPD
condition.
For hardware-controlled power-down (FULLPD), pull
SHDN low. When hardware shutdown is asserted, it
becomes effective immediately, and any conversion in
progress is aborted.
The bandgap reference and reference buffer remain
active in STBYPD mode, maintaining the voltage on the
4.7µF capacitor at REF. This is a DC state that does not
degrade after power-down of any duration.
In FULLPD mode, only the bandgap reference is active.
Connect a 33µF capacitor between REF and AGND to
maintain the reference voltage between conversions
and to reduce transients when the buffer is enabled
and disabled. Throughput rates down to 1ksps can be
achieved without allotting extra acquisition time for ref-
erence recovery prior to conversion. This allows con-
version to begin immediately after power-up. If the
discharge of the REF capacitor during FULLPD
exceeds the desired limits for accuracy (less than a
fraction of an LSB), run a STBYPD power-down cycle
prior to starting conversions. Take into account that the
reference buffer recharges the bypass capacitor at an
80mV/ms slew rate, and add 50µs for settling time.
Selecting STBYPD on every conversion automatically
shuts down the MAX1270/MAX1271 after each conversion
without requiring any start-up time on the next conversion.
Choosing Power-Down Modes
Power-Down Mode
Auto-Shutdown

Related parts for MAX1271BEAI-T