MAX1240AESA-T Maxim Integrated, MAX1240AESA-T Datasheet - Page 7

no-image

MAX1240AESA-T

Manufacturer Part Number
MAX1240AESA-T
Description
Analog to Digital Converters - ADC
Manufacturer
Maxim Integrated
Datasheet

Specifications of MAX1240AESA-T

Number Of Channels
1
Architecture
SAR
Conversion Rate
73 KSPs
Resolution
12 bit
Input Type
Single-Ended
Snr
70 dB
Interface Type
QSPI, Serial (SPI, Microwire)
Operating Supply Voltage
2.7 V to 3.6 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
SOIC-8 Narrow
Maximum Power Dissipation
727 mW
Minimum Operating Temperature
- 40 C
Number Of Converters
1
Voltage Reference
3.6 V
(V
_______________________________________________________________________Pin Description
____________________________Typical Operating Characteristics (continued)
DD
PIN
= 3.0V, REF = 2.5V, f
1
2
3
4
5
6
7
8
-0.2
-0.4
-0.6
0.6
0.4
0.2
0
0
NAME
SHDN
DOUT
SCLK
GND
REF
V
AIN
CS
DD
INTEGRAL NONLINEARITY
_______________________________________________________________________________________
1024
SCLK
vs. CODE
Positive Supply Voltage: 2.7V to 3.6V, (MAX1240); 2.7V to 5.25V (MAX1241)
Sampling Analog Input, 0V to V
Three-Level Shutdown Input. Pulling SHDN low shuts the MAX1240/MAX1241 down to 15µA (max)
supply current. Both the MAX1240 and MAX1241 are fully operational with either SHDN high or
unconnected. For the MAX1240, pulling SHDN high enables the internal reference, and letting SHDN
open disables the internal reference and allows for the use of an external reference.
Reference Voltage for Analog-to-Digital Conversion. Internal 2.5V reference output for MAX1240;
bypass with 4.7µF capacitor. External reference voltage input for MAX1241, or for MAX1240 with the
internal reference disabled. Bypass REF with a minimum of 0.1µF when using an external reference.
Analog and Digital Ground
Serial Data Output. Data changes state at SCLK’s falling edge. DOUT is high impedance when CS is
high.
Active-Low Chip Select initiates conversions on the falling edge. When CS is high, DOUT is high
impedance.
Serial Clock Input. SCLK clocks data out at rates up to 2.1MHz.
CODE
2048
= 2.1MHz, C
3072
L
4096
= 20pF, T
12-Bit Serial ADCs in 8-Pin SO
A
= +25°C, unless otherwise noted.)
REF
range
-100
-120
-140
FUNCTION
-20
-40
-60
-80
20
0
0
+2.7V, Low-Power,
FREQUENCY (kHz)
FFT PLOT
18.75
f
f
AIN
SAMPLE
= 10kHz, 2.5V
= 73ksps
P-P
37.50
7

Related parts for MAX1240AESA-T