MPC8543PXAQGA Freescale Semiconductor, MPC8543PXAQGA Datasheet - Page 19

no-image

MPC8543PXAQGA

Manufacturer Part Number
MPC8543PXAQGA
Description
Microprocessors - MPU PQ3 8543
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MPC8543PXAQGA

Product Category
Microprocessors - MPU
Processor Series
PowerQUICC III
Data Bus Width
32 bit
Maximum Clock Frequency
1000 MHz
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Package / Case
BGA
I/o Voltage
1.8 V, 2.5 V, 3.3 V
Minimum Operating Temperature
0 C
5
This section describes the AC electrical specifications for the RESET initialization timing requirements of
the device. The following table provides the RESET initialization AC timing specifications for the DDR
SDRAM component(s).
The following table provides the PLL lock times.
5.1
This section describes the AC electrical specifications for the power-on ramp rate requirements.
Controlling the maximum power-on ramp rate is required to avoid falsely triggering the ESD circuitry. The
following table provides the power supply ramp rate specifications.
Freescale Semiconductor
Required ramp rate for MVREF
Required ramp rate for VDD
Note:
1. Maximum ramp rate from 200 to 500 mV is most critical as this range may falsely trigger the ESD circuitry.
2. VDD itself is not vulnerable to false ESD triggering; however, as per
Required assertion time of HRESET
Minimum assertion time for SRESET
PLL input setup time with stable SYSCLK before HRESET negation
Input setup time for POR configs (other than PLL config) with respect to
negation of HRESET
Input hold time for all POR configs (including PLL config) with respect to
negation of HRESET
Maximum valid-to-high impedance time for actively driven POR configs with
respect to negation of HRESET
Note:
1. SYSCLK is the primary clock input for the device.
Core and platform PLL lock times
Local bus PLL lock time
PCI/PCI-X bus PLL lock time
recommended AVDD_CORE, AVDD_PLAT, AVDD_LBIU, AVDD_PCI1 and AVDD_PCI2 filters are all connected to VDD.
Their ramp rates must be equal to or less than the VDD ramp rate.
RESET Initialization
Power-On Ramp Rate
MPC8548E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 9
Parameter/Condition
Parameter/Condition
Parameter
Table 8. RESET Initialization Timing Specifications
Table 10. Power Supply Ramp Rate
Table 9. PLL Lock Times
Section 22.2, “PLL Power Supply Filtering,”
Min
Min
100
100
3
4
2
Min
3500
4000
Max
Max
5
Unit
V/s
V/s
Max
100
SYSCLKs
SYSCLKs
SYSCLKs
SYSCLKs
50
50
RESET Initialization
Unit
s
s
the
Notes
1, 2
Notes
Unit
1
s
s
s
1
1
1
1
19

Related parts for MPC8543PXAQGA