MAX536ACWE-T Maxim Integrated, MAX536ACWE-T Datasheet - Page 4

no-image

MAX536ACWE-T

Manufacturer Part Number
MAX536ACWE-T
Description
Digital to Analog Converters - DAC
Manufacturer
Maxim Integrated
Datasheet

Specifications of MAX536ACWE-T

Number Of Converters
4
Number Of Dac Outputs
4
Resolution
12 bit
Interface Type
QSPI, SPI, Serial (3-Wire, 4-Wire, Microwire)
Settling Time
3 us
Maximum Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
Package / Case
SOIC-16
Maximum Power Dissipation
842 mW
Minimum Operating Temperature
0 C
Output Type
Voltage
Supply Current
8 mA
Supply Voltage - Max
- 5.5 V, + 16.5 V
Supply Voltage - Min
- 4.5 V, + 10.8 V
Voltage Reference
External
ELECTRICAL CHARACTERISTICS—MAX536 (continued)
(V
otherwise noted. Typical values are at T
Note 1: TUE is specified with no resistive load.
Note 2: Guaranteed by design.
Note 3: Crosstalk is defined as the glitch energy at any DAC output in response to a full-scale step change on any other DAC .
Note 4: Digital inputs at 2.4V; with digital inputs at CMOS levels, I
Note 5: All input signals are specified with t
Note 6: Serial data clocked out of SDO on SCK’s falling edge. (SDO is an open-drain output for the MAX536. The MAX537’s SDO
Note 7: Serial data clocked out of SDO on SCK’s rising edge.
Note 8: SDO changes from High-Z state to 90% of final value.
Note 9: SDO rises 10% toward High-Z state.
Calibrated, Quad, 12-Bit
Voltage-Output DACs with Serial Interface
4
TIMING CHARACTERISTICS (Note 5)
Internal Power-On Reset
Pulse Width (Note 2)
SCK Clock Period
SCK Pulse Width High
SCK Pulse Width Low
CS Fall to SCK Rise
Setup Time
SCK Rise to CS Rise
Hold Time
SDI Setup Time
SDI Hold Time
SCK Rise to SDO Valid
Propagation Delay (Note 6)
SCK Fall to SDO Valid
Propagation Delay (Note 7)
CS Fall to SDO Enable
(Note 8)
CS Rise to SDO Disable
(Note 9)
SCK Rise to CS Fall Delay
CS Rise to SCK Rise
Hold Time
LDAC Pulse Width Low
CS Pulse Width High
DD
_______________________________________________________________________________________
= +12V, V
PARAMETER
pin has an internal active pullup.)
SS
= -5V, REFAB/REFCD = 8V, AGND = DGND = 0V, R
SYMBOL
t
t
t
t
t
t
LDAC
t
t
t
CSW
POR
t
CSH
t
DO1
DO2
t
t
CSS
t
t
t
CS0
CS1
CH
DH
CP
CL
DS
DV
TR
A
= +25°C.)
1kΩ pullup on SDO
to V
1kΩ pullup on SDO
to V
Continuous SCK, SCK edge ignored
SCK edge ignored
R
DD,
DD,
= t
F
C
C
≤ 5ns. Logic input swing is 0 to 5V.
LOAD
L OAD
= 50pF
= 50pF
CONDITIONS
DD
decreases slightly.
L
= 5kΩ, C
SDO high
SDO low
SDO high
SDO low
L
= 100pF, T
A
= T
MIN
100
30
30
20
10
40
20
20
30
40
MIN
0
to T
MAX
TYP
26
78
50
81
53
27
40
, unless
MAX
105
110
20
80
85
45
60
UNITS
µs
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for MAX536ACWE-T