CAT24C32TSI-T3 ON Semiconductor, CAT24C32TSI-T3 Datasheet - Page 6

no-image

CAT24C32TSI-T3

Manufacturer Part Number
CAT24C32TSI-T3
Description
EEPROM 32KB I2C SER EEPROM
Manufacturer
ON Semiconductor
Datasheet

Specifications of CAT24C32TSI-T3

Rohs
yes
Memory Size
32 KB
Organization
4096 x 8
Data Retention
100 yr
Maximum Clock Frequency
1000 KHz
Maximum Operating Current
1 mA
Operating Supply Voltage
1.7 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
TSOP-5
Byte Write
condition on the bus and then broadcasts a Slave address
with the R/W bit set to ‘0’. The Master then sends two
address bytes and a data byte and concludes the session by
creating a STOP condition on the bus. The Slave responds
with ACK after every byte sent by the Master (Figure 6). The
STOP starts the internal Write cycle, and while this
operation is in progress (t
and the Slave does not acknowledge the Master (Figure 7).
Page Write
by sending more than one data byte to the Slave before
issuing the STOP condition (Figure 8). Up to 32 distinct data
bytes can be loaded into the internal Page Write Buffer
starting at the address provided by the Master. The page
address is latched, and as long as the Master keeps sending
data, the internal byte address is incremented up to the end
of page, where it then wraps around (within the page). New
data can therefore replace data loaded earlier. Following the
STOP, data loaded during the Page Write session will be
written to memory in a single internal Write cycle (t
FROM TRANSMITTER
To write data to memory, the Master creates a START
The Byte Write operation can be expanded to Page Write,
SDA OUT
FROM RECEIVER
SDA IN
SCL
DATA OUTPUT
DATA OUTPUT
SCL FROM
MASTER
t
SU:STA
START
WR
), the SDA output is tri−stated
t
BUS RELEASE DELAY (TRANSMITTER)
F
t
HD:SDA
t
LOW
1
t
Figure 4. Acknowledge Timing
AA
t
HD:DAT
ACK DELAY (≤ t
t
WRITE OPERATIONS
HIGH
Figure 5. Bus Timing
http://onsemi.com
WR
).
t
LOW
6
AA
Acknowledge Polling
Slave will not acknowledge the Master. This feature enables
the Master to immediately follow−up with a new Read or
Write request, rather than wait for the maximum specified
Write time (t
response from the Slave, the Master simply repeats the
request until the Slave responds with ACK.
Hardware Write Protection
protected against Write operations. If the WP pin is left
floating or is grounded, it has no impact on the Write
operation. The state of the WP pin is strobed on the last
falling edge of SCL immediately preceding the 1
(Figure 9). If the WP pin is HIGH during the strobe interval,
the Slave will not acknowledge the data byte and the Write
request will be rejected.
Delivery State
)
8
t
DH
As soon (and as long) as internal Write is in progress, the
With the WP pin held HIGH, the entire memory is
The CAT24C32 is shipped erased, i.e., all bytes are FFh.
t
SU:DAT
t
R
WR
9
ACK SETUP (≥ t
) to elapse. Upon receiving a NoACK
BUS RELEASE DELAY (RECEIVER)
SU:DAT
t
t
SU:STO
BUF
)
st
data byte

Related parts for CAT24C32TSI-T3