M24C32-FMB5TG STMicroelectronics, M24C32-FMB5TG Datasheet - Page 14

no-image

M24C32-FMB5TG

Manufacturer Part Number
M24C32-FMB5TG
Description
EEPROM 32Kbit 100kHz I2C 400 kHZ Fast-Mode
Manufacturer
STMicroelectronics
Datasheet

Specifications of M24C32-FMB5TG

Product Category
EEPROM
Rohs
yes
Memory Size
32 Kbit
Organization
4 K x 8
Data Retention
40 yr
Maximum Clock Frequency
0.4 MHz
Maximum Operating Current
3 mA
Operating Supply Voltage
1.8 V , 2.5 V , 3.3 V , 5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
UFDFPN
Access Time
900 ns
Interface Type
I2C
Minimum Operating Temperature
- 20 C
Supply Voltage - Max
5.5 V
Supply Voltage - Min
1.7 V

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M24C32-FMB5TG
Manufacturer:
ST
Quantity:
500
Part Number:
M24C32-FMB5TG
Manufacturer:
MAXIM
Quantity:
142
Part Number:
M24C32-FMB5TG
Manufacturer:
STM
Quantity:
1 390
Part Number:
M24C32-FMB5TG
Manufacturer:
ST
0
Part Number:
M24C32-FMB5TG
Manufacturer:
ST
Quantity:
20 000
Part Number:
M24C32-FMB5TG/P
Manufacturer:
ST
0
Part Number:
M24C32-FMB5TG@@@@@
Manufacturer:
ST
0
Instructions
5
5.1
14/40
Instructions
Write operations
Following a Start condition the bus master sends a device select code with the R/W bit (RW)
reset to 0. The device acknowledges this, as shown in
bytes. The device responds to each address byte with an acknowledge bit, and then waits
for the data byte.
Table 3.
Table 4.
When the bus master generates a Stop condition immediately after a data byte Ack bit (in
the “10
cycle t
Write cycle.
After the Stop condition and the successful completion of an internal Write cycle (t
device internal address counter is automatically incremented to point to the next byte after
the last modified byte.
During the internal Write cycle, Serial Data (SDA) is disabled internally, and the device does
not respond to any requests.
If the Write Control input (WC) is driven High, the Write instruction is not executed and the
accompanying data bytes are not acknowledged, as shown in
A15
A7
W
th
is triggered. A Stop condition at any other time slot does not trigger the internal
bit” time slot), either at the end of a Byte Write or a Page Write, the internal Write
Most significant address byte
Least significant address byte
A14
A6
A13
A5
Doc ID 4578 Rev 21
M24C32-W M24C32-R M24C32-F M24C32-X M24C32-DF
A12
A4
A11
A3
Figure
A10
6, and waits for two address
A2
Figure
7.
A9
A1
W
), the
A0
A8

Related parts for M24C32-FMB5TG