LFE3-150EA-7LFN672C Lattice, LFE3-150EA-7LFN672C Datasheet - Page 19

no-image

LFE3-150EA-7LFN672C

Manufacturer Part Number
LFE3-150EA-7LFN672C
Description
FPGA - Field Programmable Gate Array 149K LUTs 380 I/O 1.2V -7 SPEED
Manufacturer
Lattice
Datasheet

Specifications of LFE3-150EA-7LFN672C

Rohs
yes
Number Of Gates
149 K
Number Of Logic Blocks
372
Embedded Block Ram - Ebr
6850 Kbit
Number Of I/os
380
Operating Supply Voltage
1.2 V
Maximum Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
Package / Case
FPBGA-672
Distributed Ram
303 Kbit
Minimum Operating Temperature
0 C
Operating Supply Current
219.5 mA
Factory Pack Quantity
40

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LFE3-150EA-7LFN672C
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Figure 2-16. Per Region Secondary Clock Selection
Slice Clock Selection
Figure 2-17 shows the clock selections and Figure 2-18 shows the control selections for Slice0 through Slice2. All
the primary clocks and seven secondary clocks are routed to this clock selection mux. Other signals can be used
as a clock input to the slices via routing. Slice controls are generated from the secondary clocks/controls or other
signals connected via routing.
If none of the signals are selected for both clock and control then the default value of the mux output is 1. Slice 3
does not have any registers; therefore it does not have the clock or control muxes.
Figure 2-17. Slice0 through Slice2 Clock Selection
Figure 2-18. Slice0 through Slice2 Control Selection
SC0
8:1
SC1
Secondary Clock
Secondary Control
8:1
Primary Clock
Secondary Clock Feedlines: 6 PIOs + 16 Routing
8 Secondary Clocks (SC0 to SC7) per Region
SC2
Routing
Routing
8:1
Vcc
Vcc
SC3
8:1
Clock/Control
12
14
8
7
1
5
1
SC4
2-16
8:1
SC5
28:1
20:1
8:1
Clock to Slice
Slice Control
SC6
8:1
LatticeECP3 Family Data Sheet
SC7
8:1
Architecture

Related parts for LFE3-150EA-7LFN672C