LCMXO2-256HC-5SG32C Lattice, LCMXO2-256HC-5SG32C Datasheet - Page 20
LCMXO2-256HC-5SG32C
Manufacturer Part Number
LCMXO2-256HC-5SG32C
Description
FPGA - Field Programmable Gate Array 256 LUTs 22 I/O 3.3V -5 Speed
Manufacturer
Lattice
Datasheet
1.LCMXO2-256HC-4SG32I.pdf
(106 pages)
Specifications of LCMXO2-256HC-5SG32C
Rohs
yes
Number Of Gates
256
Embedded Block Ram - Ebr
0 Kbit
Number Of I/os
22
Maximum Operating Frequency
400 MHz
Operating Supply Voltage
2.5 V, 3.3 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
QFN-32
Distributed Ram
2 Kbit
Minimum Operating Temperature
0 C
Operating Supply Current
1.15 mA
Factory Pack Quantity
490
- Current page: 20 of 106
- Download datasheet (8Mb)
Figure 2-12. MachXO2 Input Register Block Diagram (PIO on Left, Top and Bottom Edges)
Right Edge
The input register block on the right edge is a superset of the same block on the top, bottom, and left edges. In
addition to the modes described above, the input register block on the right edge also supports DDR memory
mode.
In DDR memory mode, two registers are used to sample the data on the positive and negative edges of the modi-
fied DQS (DQSR90) in the DDR Memory mode creating two data streams. Before entering the core, these two data
streams are synchronized to the system clock to generate two data streams.
The signal DDRCLKPOL controls the polarity of the clock used in the synchronization registers. It ensures ade-
quate timing when data is transferred to the system clock domain from the DQS domain. The DQSR90 and
DDRCLKPOL signals are generated in the DQS read-write block.
Figure 2-13. MachXO2 Input Register Block Diagram (PIO on Right Edge)
Output Register Block
The output register block registers signals from the core of the device before they are passed to the sysIO buffers.
Left, Top, Bottom Edges
In SDR mode, D0 feeds one of the flip-flops that then feeds the output. The flip-flop can be configured as a D-type
register or latch.
DQSR90
SCLK
D
SCLK
D
Programmable
Delay Cell
Programmable
Delay Cell
D
DDRCLKPOL
Q
Q0
D
D
Q
Q
D
Q0
Q1
2-16
Q
Q1
D
D
Q
Q
S1
S0
D
D
MachXO2 Family Data Sheet
Q
Q
D/L Q
D
Q
INDD
INCK
D/L Q
D
Q
INCK
INDD
Q1
Q0
Architecture
Q1
Q0
Related parts for LCMXO2-256HC-5SG32C
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
FPGA - Field Programmable Gate Array 256 LUTs 22 I/O 3.3V -6 Speed
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
FPGA - Field Programmable Gate Array 256 LUTs 56 I/O 3.3V 4 SPEED
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
FPGA - Field Programmable Gate Array 256 LUTs 56 I/O 3.3V 4 SPEED
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
FPGA - Field Programmable Gate Array 256 LUTs 56 I/O 1.2V 1 SPEED
Manufacturer:
Lattice
Part Number:
Description:
FPGA - Field Programmable Gate Array 256 LUTs 22 I/O 1.2V -1 Speed
Manufacturer:
Lattice
Part Number:
Description:
FPGA - Field Programmable Gate Array 256 LUTs 56 I/O 1.2V 1 SPEED
Manufacturer:
Lattice
Part Number:
Description:
FPGA - Field Programmable Gate Array 256 LUTs 22 I/O 1.2V -1 Speed
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
FPGA - Field Programmable Gate Array 256 LUTs 22 I/O 3.3V -4 Speed
Manufacturer:
Lattice
Part Number:
Description:
FPGA - Field Programmable Gate Array 256 LUTs 22 I/O 3.3V -6 Speed
Manufacturer:
Lattice
Part Number:
Description:
FPGA - Field Programmable Gate Array 256 LUTs 45 I/O 1.2V 3 SPEED
Manufacturer:
Lattice
Part Number:
Description:
FPGA - Field Programmable Gate Array 256 LUTs 45 I/O 1.2V 3 SPEED
Manufacturer:
Lattice
Part Number:
Description:
FPGA - Field Programmable Gate Array 256 LUTs 45 I/O 3.3V 4 SPEED
Manufacturer:
Lattice
Part Number:
Description:
FPGA - Field Programmable Gate Array 256 LUTs 56 I/O 1.2V 2 SPEED
Manufacturer:
Lattice
Part Number:
Description:
FPGA - Field Programmable Gate Array 256 LUTs 56 I/O 3.3V 6 SPEED
Manufacturer:
Lattice
Part Number:
Description:
FPGA - Field Programmable Gate Array 256 LUTs 56 I/O 3.3V 5 SPEED
Manufacturer:
Lattice