MAX3881ECB+D Maxim Integrated, MAX3881ECB+D Datasheet
MAX3881ECB+D
Specifications of MAX3881ECB+D
Related parts for MAX3881ECB+D
MAX3881ECB+D Summary of contents
Page 1
... TQFP-EP package. 2.488Gbps SDH/SONET Transmission Systems Add/Drop Multiplexers Digital Cross-Connects Typical Application Circuit appears at end of data sheet. ________________________________________________________________ Maxim Integrated Products For pricing, delivery, and ordering information, please contact Maxim/Dallas Direct! at 1-888-629-4642, or visit Maxim’s website at www.maxim-ic.com. +3.3V, 2.488Gbps, SDH/SONET o Single +3.3V Supply ...
Page 2
SDH/SONET 1:16 Deserializer with Clock Recovery ABSOLUTE MAXIMUM RATINGS Positive Supply Voltage (V )...............................-0.5V to +7.0V CC Input Voltage Level (SDI+, SDI-, SLBI+, SLBI-) ...............................(V CC Input Current Level (SDI+, SDI-, SLBI+, SLBI-)................±10mA Voltage at LOL, SIS, PHADJ+, ...
Page 3
Deserializer with Clock Recovery AC ELECTRICAL CHARACTERISTICS (V = +3.0V to +3.6V, PECL loads = 50Ω +3.3V +25°C.) (Note PARAMETER SYMBOL Serial Data Rate SDI Parallel Output Data Rate ...
Page 4
SDH/SONET 1:16 Deserializer with Clock Recovery (V = +3.3V +25°C, unless otherwise noted RECOVERED DATA AND CLOCK PATTERN DATA CLOCK 1.64ns/div JITTER TOLERANCE vs. INPUT VOLTAGE 1 JITTER FREQUENCY = ...
Page 5
Deserializer with Clock Recovery PIN NAME 1, 15, 16, 17, 25, 33, 41, GND Ground 49, 57, 62 FIL+ Positive Filter Input. PLL loop filter connection. Connect a 1.0µF capacitor between FIL+ and FIL-. 3 FIL- Negative ...
Page 6
SDH/SONET 1:16 Deserializer with Clock Recovery V CC 50Ω SDI+ AMP SDI- 0 MUX SLBI AMP SLBI- I 50Ω SIS Figure 3. MAX3881 Functional Diagram Detailed Description The MAX3881 deserializer with clock recovery converts ...
Page 7
Deserializer with Clock Recovery although the jitter tolerance performance will be degraded. For interfacing with PECL signal levels, see Applications Information. The phase detector in the MAX3881 produces a volt- age proportional to the phase difference between the incoming ...
Page 8
SDH/SONET 1:16 Deserializer with Clock Recovery 50Ω termination (Figure 5). AC-coupling is also required to maintain the input common-mode level. Exposed-Pad Package The exposed-pad (EP), 64-pin TQFP incorporates fea- tures that provide a very low thermal-resistance path for ...
Page 9
SDH/SONET 1:16 Deserializer with Clock Recovery 0.01µF +3. OUT+ FIL MAX3866 IN+ PRE/POSTAMPLIFIER OUT- LOP TTL SYSTEM LOOPBACK EXTERNAL TERMINATION REQUIRED ONLY IF OVERHEAD CIRCUIT DOES NOT INCLUDE INTERNAL INPUT TERMINATION. THIS SYMBOL REPRESENTS A TRANSMISSION ...
Page 10
SDH/SONET 1:16 Deserializer with Clock Recovery 10 ______________________________________________________________________________________ Package Information ...
Page 11
... Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time. Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 ____________________ 11 © 2001 Maxim Integrated Products +3 ...