93LC46B-I/SN Microchip Technology, 93LC46B-I/SN Datasheet - Page 7

no-image

93LC46B-I/SN

Manufacturer Part Number
93LC46B-I/SN
Description
IC EEPROM 1KBIT 2MHZ 8SOIC
Manufacturer
Microchip Technology
Datasheets

Specifications of 93LC46B-I/SN

Memory Size
1K (64 x 16)
Package / Case
8-SOIC (3.9mm Width)
Operating Temperature
-40°C ~ 85°C
Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Speed
2MHz
Interface
Microwire, 3-Wire Serial
Voltage - Supply
2.5 V ~ 5.5 V
Organization
64 K x 16
Interface Type
Microwire
Maximum Clock Frequency
2 MHz
Supply Voltage (max)
5.5 V
Supply Voltage (min)
2.5 V
Maximum Operating Current
2 mA
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Operating Supply Voltage
2.5 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
93LC46B-I/SNG

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
93LC46B-I/SN
Manufacturer:
Microchip
Quantity:
630
Part Number:
93LC46B-I/SN
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Company:
Part Number:
93LC46B-I/SN
Quantity:
18 000
Part Number:
93LC46B-I/SNG
Manufacturer:
Microchip
Quantity:
3 136
2.4
The ERASE instruction forces all data bits of the
specified address to the logical ‘1’ state. CS is brought
low following the loading of the last address bit. This
falling edge of the CS pin initiates the self-timed
programming cycle, except on ‘93C’ devices where the
rising edge of CLK before the last address bit initiates
the write cycle.
FIGURE 2-1:
FIGURE 2-2:
 2010 Microchip Technology Inc.
CLK
DO
CLK
DO
CS
DI
CS
DI
Erase
High-Z
93AA46A/B/C, 93LC46A/B/C, 93C46A/B/C
High-Z
1
1
ERASE TIMING FOR 93AA AND 93LC DEVICES
ERASE TIMING FOR 93C DEVICES
1
1
1
1
A
A
N
N
A
A
N
N
-1 A
-1 A
N
N
-2
-2
•••
•••
A0
The DO pin indicates the Ready/
device if CS is brought high after a minimum of 250 ns
low (T
is still in progress. DO at logical ‘1’ indicates that the
register at the specified address has been erased and
the device is ready for another instruction.
A0
Note:
T
T
CSL
CSL
CSL
). DO at logical ‘0’ indicates that programming
After the Erase cycle is complete, issuing
a Start bit and then taking CS low will clear
the Ready/
T
WC
T
T
T
SV
WC
Check Status
SV
Check Status
Busy
Busy
Busy
status from DO.
Ready
Ready
Busy
DS21749H-page 7
High-Z
High-Z
status of the
T
T
CZ
CZ

Related parts for 93LC46B-I/SN