24AA1025-I/SM Microchip Technology, 24AA1025-I/SM Datasheet - Page 5

no-image

24AA1025-I/SM

Manufacturer Part Number
24AA1025-I/SM
Description
IC EEPROM 1MBIT 400KHZ 8SOIC
Manufacturer
Microchip Technology
Datasheets

Specifications of 24AA1025-I/SM

Memory Size
1M (128K x 8)
Package / Case
8-SOIC (5.3mm Width), 8-SOP, 8-SOEIAJ
Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Speed
100kHz, 400kHz
Interface
I²C, 2-Wire Serial
Voltage - Supply
1.7 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Organization
128 K x 8
Interface Type
I2C
Maximum Clock Frequency
0.4 MHz
Access Time
900 ns
Supply Voltage (max)
5.5 V
Supply Voltage (min)
1.7 V
Maximum Operating Current
5 mA
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Operating Supply Voltage
1.8 V , 2.5 V , 3.3 V , 5 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
24AA1025-I/SM
Manufacturer:
ON
Quantity:
46 000
Part Number:
24AA1025-I/SM
Manufacturer:
MCP
Quantity:
2 422
Part Number:
24AA1025-I/SM
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
2.0
The descriptions of the pins are listed in Table 2-1.
TABLE 2-1:
2.1
The A0, A1 inputs are used by the 24XX1025 for multi-
ple device operations. The levels on these inputs are
compared with the corresponding bits in the slave
address. The chip is selected if the comparison is true.
Up to four devices may be connected to the same bus
by using different Chip Select bit combinations. In most
applications, the chip address inputs A0 and A1 are
hard-wired to logic ‘0’ or logic ‘1’. For applications in
which these pins are controlled by a microcontroller or
other programmable device, the chip address pins
must be driven to logic ‘0’ or logic ‘1’ before normal
device operation can proceed.
2.2
The A2 input is non-configurable Chip Select. This pin
must be tied to V
2.3
This is a bidirectional pin used to transfer addresses
and data into and data out of the device. It is an open-
drain terminal, therefore, the SDA bus requires a pull-
up resistor to V
400 kHz and 1 MHz).
For normal data transfer SDA is allowed to change only
during SCL low. Changes during SCL high are
reserved for indicating the Start and Stop conditions.
© 2007 Microchip Technology Inc.
Name PDIP SOIJ
SDA
SCL
V
V
WP
A0
A1
A2
CC
SS
PIN DESCRIPTIONS
A0, A1 Chip Address Inputs
A2 Chip Address Input
Serial Data (SDA)
1
2
3
4
5
6
7
8
CC
CC
1
2
3
4
5
6
7
8
PIN FUNCTION TABLE
(typical 10 kΩ for 100 kHz, 2 kΩ for
in order for this device to operate.
User Configurable Chip Select
User Configurable Chip Select
Non-Configurable Chip Select.
This pin must be hard-wired to
logical 1 state (V
will not operate with this pin
left floating or held to logical 0
(V
Ground
Serial Data
Serial Clock
Write-Protect Input
+1.7 to 5.5V (24AA1025)
+2.5 to 5.5V (24LC1025)
+2.5 to 5.5V (24FC1025)
SS
).
Function
24AA1025/24LC1025/24FC1025
CC
). Device
Preliminary
2.4
This input is used to synchronize the data transfer from
and to the device.
2.5
This pin must be connected to either V
to V
write operations are inhibited, but read operations are
not affected.
3.0
The 24XX1025 supports a bidirectional 2-wire bus and
data transmission protocol. A device that sends data
onto the bus is defined as a transmitter and a device
receiving data, as a receiver. The bus must be
controlled by a master device which generates the
Serial Clock (SCL), controls the bus access, and
generates the Start and Stop conditions while the
24XX1025 works as a slave. Both master and slave
can operate as a transmitter or receiver, but the master
device determines which mode is activated.
SS
, write operations are enabled. If tied to V
Serial Clock (SCL)
Write-Protect (WP)
FUNCTIONAL DESCRIPTION
DS21941E-page 5
SS
or V
CC
. If tied
CC
,

Related parts for 24AA1025-I/SM