M95010-RMN6TP STMicroelectronics, M95010-RMN6TP Datasheet - Page 14

IC EEPROM 1KBIT 5MHZ 8SOIC

M95010-RMN6TP

Manufacturer Part Number
M95010-RMN6TP
Description
IC EEPROM 1KBIT 5MHZ 8SOIC
Manufacturer
STMicroelectronics
Datasheet

Specifications of M95010-RMN6TP

Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Memory Size
1K (128 x 8)
Speed
5MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
1.8 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (3.9mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
497-8670-2
M95010-RMN6TP

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M95010-RMN6TP
Manufacturer:
ST
0
Operating features
4.3
14/43
Data protection and protocol control
To help protect the device from data corruption in noisy or poorly controlled environments, a
number of safety features have been built in to the device. The main security measures can
be summarized as follows:
For any instruction to be accepted and executed, Chip Select (S) must be driven high after
the rising edge of Serial Clock (C) that latches the last bit of the instruction, and before the
next rising edge of Serial Clock (C).
For this, “the last bit of the instruction” can be the eighth bit of the instruction code, or the
eighth bit of a data byte, depending on the instruction (except in the case of RDSR and
READ instructions). Moreover, the "next rising edge of CLOCK" might (or might not) be the
next bus transaction for some other device on the bus.
When a Write cycle is in progress, the device protects it against external interruption by
ignoring any subsequent READ, WRITE or WRSR instruction until the present cycle is
complete.
Table 3.
Status register bits
BP1
The WEL bit is reset at power-up.
Chip Select (S) must rise after the eighth clock count (or multiple thereof) in order to
start a non-volatile Write cycle (in the memory array or in the Status register).
Accesses to the memory array are ignored during the non-volatile programming cycle,
and the programming cycle continues unaffected.
Invalid Chip Select (S) and Hold (HOLD) transitions are ignored.
0
0
1
1
Write-protected block size
BP0
0
1
0
1
Protected block
Whole memory
Upper quarter
Upper half
none
Doc ID 6512 Rev 8
180h - 1FFh
100h - 1FFh
000h - 1FFh
M95040
none
Protected array addresses
C0h - FFh
80h - FFh
00h - FFh
M95020
none
M95040, M95020, M95010
60h - 7Fh
40h - 7Fh
00h - 7Fh
M95010
none

Related parts for M95010-RMN6TP