M24128-BRMN6TP STMicroelectronics, M24128-BRMN6TP Datasheet - Page 16

IC EEPROM 128KBIT 400KHZ 8SOIC

M24128-BRMN6TP

Manufacturer Part Number
M24128-BRMN6TP
Description
IC EEPROM 128KBIT 400KHZ 8SOIC
Manufacturer
STMicroelectronics
Datasheets

Specifications of M24128-BRMN6TP

Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Memory Size
128K (16K x 8)
Speed
400kHz
Interface
I²C, 2-Wire Serial
Voltage - Supply
1.8 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (3.9mm Width)
Organization
16 K x 8
Interface Type
I2C
Maximum Clock Frequency
0.4 MHz
Access Time
900 ns
Supply Voltage (max)
5.5 V
Supply Voltage (min)
1.8 V
Maximum Operating Current
0.8 mA
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Operating Supply Voltage
2.5 V, 3.3 V, 5 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
497-8619-2
M24128-BRMN6TP

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M24128-BRMN6TP
Manufacturer:
ST
0
Part Number:
M24128-BRMN6TP
Manufacturer:
ST
Quantity:
256
Part Number:
M24128-BRMN6TP
Manufacturer:
ST
Quantity:
20 000
Part Number:
M24128-BRMN6TP
0
Company:
Part Number:
M24128-BRMN6TP
Quantity:
3 793
Company:
Part Number:
M24128-BRMN6TP
Quantity:
3 783
Part Number:
M24128-BRMN6TP@@@@
Manufacturer:
ST
0
Device operation
4.6
4.7
4.8
16/39
Write operations
Following a Start condition the bus master sends a device select code with the Read/Write
bit (RW) reset to 0. The device acknowledges this, as shown in
address bytes. The device responds to each address byte with an acknowledge bit, and
then waits for the data Byte.
Writing to the memory may be inhibited if Write Control (WC) is driven high. Any Write
instruction with Write Control (WC) driven high (during a period of time from the Start
condition until the end of the two address bytes) will not modify the memory contents, and
the accompanying data bytes are not acknowledged, as shown in
Each data byte in the memory has a 16-bit (two byte wide) address. The Most Significant
Byte
form the address of the byte in memory.
When the bus master generates a Stop condition immediately after the Ack bit (in the “10
bit” time slot), either at the end of a Byte Write or a Page Write, the internal Write cycle is
triggered. A Stop condition at any other time slot does not trigger the internal Write cycle.
After the Stop condition, the delay t
the device’s internal address counter is incremented automatically, to point to the next byte
address after the last one that was modified.
During the internal Write cycle, Serial Data (SDA) is disabled internally, and the device does
not respond to any requests.
Byte Write
After the device select code and the address bytes, the bus master sends one data byte. If
the addressed location is Write-protected, by Write Control (WC) being driven high, the
device replies with NoAck, and the location is not modified. If, instead, the addressed
location is not Write-protected, the device replies with Ack. The bus master terminates the
transfer by generating a Stop condition, as shown in
Page Write
The Page Write mode allows up to 64 bytes to be written in a single Write cycle, provided
that they are all located in the same ‘row’ in the memory: that is, the most significant
memory address bits (b13-b6) are the same. If more bytes are sent than will fit up to the end
of the row, a condition known as ‘roll-over’ occurs. This should be avoided, as data starts to
become overwritten in an implementation dependent way.
The bus master sends from 1 to 64 bytes of data, each of which is acknowledged by the
device if Write Control (WC) is low. If Write Control (WC) is high, the contents of the
addressed memory location are not modified, and each data byte is followed by a NoAck.
After each byte is transferred, the internal byte address counter (inside the page) is
incremented. The transfer is terminated by the bus master generating a Stop condition.
(Table
3) is sent first, followed by the Least Significant Byte
Doc ID 16892 Rev 19
W
, and the successful completion of a Write operation,
M24128-BW, M24128-BR, M24128-BF
Figure
9.
Figure
(Table
Figure
9, and waits for two
4). Bits b15 to b0
8.
th

Related parts for M24128-BRMN6TP