CY14B256L-SZ35XI Cypress Semiconductor Corp, CY14B256L-SZ35XI Datasheet - Page 6

IC NVSRAM 256KBIT 35NS 32SOIC

CY14B256L-SZ35XI

Manufacturer Part Number
CY14B256L-SZ35XI
Description
IC NVSRAM 256KBIT 35NS 32SOIC
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY14B256L-SZ35XI

Format - Memory
RAM
Memory Type
NVSRAM (Non-Volatile SRAM)
Memory Size
256K (32K x 8)
Speed
35ns
Interface
Parallel
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
32-SOIC (7.5mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY14B256L-SZ35XI
Manufacturer:
Cypress Semiconductor Corp
Quantity:
135
During any STORE operation, regardless of how it is initiated,
the CY14B256LA continues to drive the HSB pin LOW, releasing
it only when the STORE is complete. Upon completion of the
STORE operation, the nvSRAM memory access is inhibited for
t
unconnected if it is not used.
Hardware RECALL (Power-Up)
During
(V
V
cycle is automatically initiated and takes t
During this time, HSB is driven low by the HSB driver.
Software STORE
Data is transferred from SRAM to the nonvolatile memory by a
software address sequence. The CY14B256LA Software
STORE cycle is initiated by executing sequential CE or OE
controlled read cycles from six specific address locations in
exact order. During the STORE cycle an erase of the previous
nonvolatile data is first performed, followed by a program of the
nonvolatile elements. After a STORE cycle is initiated, further
input and output are disabled until the cycle is completed.
Because a sequence of READs from specific addresses is used
for STORE initiation, it is important that no other read or write
accesses intervene in the sequence, or the sequence is aborted
and no STORE or RECALL takes place.
To initiate the Software STORE cycle, the following read
sequence must be performed:
Table 2. Mode Selection
Notes
Document Number: 001-54707 Rev. *F
1. Read address 0x0E38 valid READ
2. Read address 0x31C7 valid READ
3. Read address 0x03E0 valid READ
4. Read address 0x3C1F valid READ
5. Read address 0x303F valid READ
6. Read address 0x0FC0 initiate STORE cycle
LZHSB
6. While there are 15 address lines on the CY14B256LA, only the lower 14 are used to control software modes.
7. The six consecutive address locations must be in the order listed. WE must be HIGH during all six cycles to enable a nonvolatile cycle.
CC
CC
< V
again exceeds the sense voltage of V
CE
time after HSB pin returns HIGH. Leave the HSB
SWITCH
H
L
L
L
power-up
), an internal RECALL request is latched. When
or
after
WE
X
H
H
L
any
low-power
HRECALL
SWITCH
OE
X
X
L
L
, a RECALL
to complete.
condition
A
0x3C1F
0x0E38
0x31C7
0x03E0
0x303F
0x0B45
14
- A
X
X
X
The software sequence may be clocked with CE controlled reads
or OE controlled reads, with WE kept HIGH for all the six READ
sequences. After the sixth address in the sequence is entered,
the STORE cycle commences and the chip is disabled. HSB is
driven LOW. After the t
activated again for the read and write operation.
Software RECALL
Data is transferred from nonvolatile memory to the SRAM by a
software address sequence. A Software RECALL cycle is
initiated with a sequence of read operations in a manner similar
to the Software STORE initiation. To initiate the RECALL cycle,
the following sequence of CE or OE controlled read operations
must be performed:
Internally, RECALL is a two step procedure. First, the SRAM data
is cleared. Next, the nonvolatile information is transferred into the
SRAM cells. After the t
ready for read and write operations. The RECALL operation
does not alter the data in the nonvolatile elements.
1. Read address 0x0E38 valid READ
2. Read address 0x31C7 valid READ
3. Read address 0x03E0 valid READ
4. Read address 0x3C1F valid READ
5. Read address 0x303F valid READ
6. Read address 0x0C63 initiate RECALL cycle
0
[6]
Not selected
Read SRAM
Read SRAM
Read SRAM
Read SRAM
Read SRAM
Read SRAM
Write SRAM
AutoStore
Disable
Mode
STORE
RECALL
Output high-Z
cycle time is fulfilled, the SRAM is
Output data
Output data
Output data
Output data
Output data
Output data
Output data
Input data
cycle time, the SRAM is again
I/O
CY14B256LA
Standby
Active
Page 6 of 22
Power
Active
Active
[7]
[+] Feedback

Related parts for CY14B256L-SZ35XI