CAT1023ZI-42TE13 Catalyst (ON Semiconductor), CAT1023ZI-42TE13 Datasheet - Page 12

no-image

CAT1023ZI-42TE13

Manufacturer Part Number
CAT1023ZI-42TE13
Description
Supervisory Circuits 2K bit 4.2V Ind Temp
Manufacturer
Catalyst (ON Semiconductor)
Datasheet

Specifications of CAT1023ZI-42TE13

Product Category
Supervisory Circuits
Rohs
yes
Number Of Voltages Monitored
1
Monitored Voltage
3 V, 3.3 V, 5 V
Undervoltage Threshold
4.25 V to 4.5 V
Output Type
Active High, Active Low, Open Drain
Manual Reset
Resettable
Watchdog
Watchdog
Power-up Reset Delay (typ)
200 mS
Supply Voltage - Max
5 V, 3.3 V, 3 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
MSOP-8
Maximum Power Dissipation
1000 mW
Minimum Operating Temperature
- 40 C
Factory Pack Quantity
2500
Supply Current (typ)
3000 uA
Supply Voltage - Min
2 V
Immediate/Current Address Read
of the last byte accessed, incremented by one. In other
words, if the last READ or WRITE access was to address N,
the READ immediately following would access data from
address N + 1. For N = E = 255, the counter will wrap around
to zero and continue to clock out valid data. After the
CAT1021/22/23 receives its slave address information (with
the R/W bit set to one), it issues an acknowledge, then
transmits the 8−bit byte requested. The master device does
not send an acknowledge, but will generate a STOP
condition.
Selective/Random Read
device to select at random any memory location for a READ
operation. The Master device first performs a ‘dummy’
write operation by sending the START condition, slave
address and byte addresses of the location it wishes to read.
After the CAT1021/22/23 acknowledges, the Master device
The CAT1021/22/23 address counter contains the address
Selective/Random READ operations allow the Master
SDA
SCL
BUS ACTIVITY:
SDA LINE
MASTER
BUS ACTIVITY:
S
S
A
R
T
T
SDA LINE
MASTER
ADDRESS
Figure 10. Immediate Address Read Timing
SLAVE
DATA OUT
8TH BIT
Figure 11. Selective Read Timing
8
S
S
A
R
T
T
A
C
K
http://onsemi.com
ADDRESS (n)
ADDRESS
SLAVE
BYTE
12
sends the START condition and the slave address again, this
time with the R/W bit set to one. The CAT1021/22/23 then
responds with its acknowledge and sends the 8−bit byte
requested. The master device does not send an acknowledge
but will generate a STOP condition.
Sequential Read
the Immediate Address READ or Selective READ
operations. After the CAT1021/22/23 sends the inital 8− bit
byte requested, the Master will responds with an
acknowledge which tells the device it requires more data.
The CAT1021/22/23 will continue to output an 8− bit byte
for each acknowledge, thus sending the STOP condition.
sent sequentially with the data from address N followed by
data from address N + 1. The READ operation address
counter increments all of the CAT1021/22/23 address bits so
that the entire memory array can be read during one
operation.
The Sequential READ operation can be initiated by either
The data being transmitted from the CAT1021/22/23 is
A
C
K
A
C
K
NO ACK
S
A
R
S
T
T
9
ADDRESS
SLAVE
DATA
A
C
K
O
N
A
C
K
P
O
S
T
P
DATA n
STOP
N
O
A
C
K
P
O
S
T
P

Related parts for CAT1023ZI-42TE13