M25P64-VME6G NUMONYX, M25P64-VME6G Datasheet - Page 15

no-image

M25P64-VME6G

Manufacturer Part Number
M25P64-VME6G
Description
IC FLASH 64MBIT 50MHZ 8VDFPN
Manufacturer
NUMONYX
Series
Forté™r
Datasheet

Specifications of M25P64-VME6G

Format - Memory
FLASH
Memory Type
FLASH
Memory Size
64M (8M x 8)
Speed
50MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-VDFPN
Package
8VDFPN EP
Cell Type
NOR
Density
64 Mb
Architecture
Sectored
Block Organization
Symmetrical
Typical Operating Supply Voltage
3.3 V
Sector Size
64KByte x 128
Timing Type
Synchronous
Interface Type
Serial-SPI
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M25P64-VME6G
Manufacturer:
MICRON
Quantity:
1 500
Part Number:
M25P64-VME6G
Manufacturer:
ST
0
Part Number:
M25P64-VME6G
Manufacturer:
MICRON/美光
Quantity:
20 000
4.7
Protection modes
The environments where non-volatile memory devices are used can be very noisy. No SPI
device can operate correctly in the presence of excessive noise. To help combat this, the
M25P64 features the following data protection mechanisms:
Table 2.
1. The device is ready to accept a Bulk Erase instruction, if and only if, all Block Protect (BP2, BP1, BP0) are
BP2
Status Register
Bit
0
0
0
0
1
1
1
1
0.
Power On Reset and an internal timer (t
inadvertant changes while the power supply is outside the operating specification.
Program, Erase and Write Status Register instructions are checked that they consist of
a number of clock pulses that is a multiple of eight, before they are accepted for
execution.
All instructions that modify data must be preceded by a Write Enable (WREN)
instruction to set the Write Enable Latch (WEL) bit. This bit is returned to its reset state
by the following events:
The Block Protect (BP2, BP1, BP0) bits allow part of the memory to be configured as
read-only. This is the Software Protected Mode (SPM).
The Write Protect (W/V
Status Register Write Disable (SRWD) bit to be protected. This is the Hardware
Protected Mode (HPM).
content
BP1
Bit
0
0
1
1
0
0
1
1
Power-up
Write Disable (WRDI) instruction completion
Write Status Register (WRSR) instruction completion
Page Program (PP) instruction completion
Sector Erase (SE) instruction completion
Bulk Erase (BE) instruction completion
Protected area sizes
BP0
Bit
0
1
0
1
0
1
0
1
none
Upper 64th (2 sectors: 126 and 127)
Upper 32nd (4 sectors: 124 to 127)
Upper sixteenth (8 sectors: 120 to
127)
Upper eighth (16 sectors: 112 to 127)
Upper quarter (32 sectors: 96 to 127)
Upper half (64 sectors: 64 to 127)
All sectors (128 sectors: 0 to 127)
PP
Protected area
) signal allows the Block Protect (BP2, BP1, BP0) bits and
PUW
Memory content
) can provide protection against
All sectors
Lower 63/64ths (126 sectors: 0 to 125)
Lower 31/32nds (124 sectors: 0 to 123)
Lower 15/16ths (120 sectors: 0 to 119)
Lower seven-eighths (112 sectors: 0 to
111)
Lower three-quarters (96 sectors: 0 to
95)
Lower half (64 sectors: 0 to 63)
none
(1)
Unprotected area
(128 sectors: 0 to 127)
15/55

Related parts for M25P64-VME6G