M29W640GL70NB6E NUMONYX, M29W640GL70NB6E Datasheet - Page 14

IC FLASH 64MBIT 70NS 56TSOP

M29W640GL70NB6E

Manufacturer Part Number
M29W640GL70NB6E
Description
IC FLASH 64MBIT 70NS 56TSOP
Manufacturer
NUMONYX
Series
Axcell™r
Datasheet

Specifications of M29W640GL70NB6E

Format - Memory
FLASH
Memory Type
FLASH - Nor
Memory Size
64M (8Mx8, 4Mx16)
Speed
70ns
Interface
Parallel
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
56-TSOP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M29W640GL70NB6E
Manufacturer:
AMCC
Quantity:
5
Part Number:
M29W640GL70NB6E
Manufacturer:
ST
0
2
2.1
2.2
2.3
2.4
2.5
2.6
14/90
Signal descriptions
See
connected to the device.
Address Inputs (A0-A21)
The Address Inputs select the cells in the memory array to access during bus read
operations. During bus write operations they control the commands sent to the command
interface of the program/erase controller.
Data Inputs/Outputs (DQ0-DQ7)
The Data I/O outputs the data stored at the selected address during a bus read operation.
During bus write operations they represent the commands sent to the command interface of
the program/erase controller.
Data Inputs/Outputs (DQ8-DQ14)
The Data I/O outputs the data stored at the selected address during a bus read operation
when BYTE is High, V
impedance. During bus write operations the command register does not use these bits.
When reading the status register these bits should be ignored.
Data Input/Output or Address Input (DQ15A–1)
When BYTE is High, V
When BYTE is Low, V
LSB of the addressed word, DQ15A–1 High will select the MSB. Throughout the text
consider references to the Data Input/Output to include this pin when BYTE is High and
references to the Address Inputs to include this pin when BYTE is Low except when stated
explicitly otherwise.
Chip Enable (E)
The Chip Enable, E, activates the memory, allowing bus read and bus write operations to be
performed. When Chip Enable is High, V
Output Enable (G)
The Output Enable, G, controls the bus read operation of the memory.
Figure 1: Logic
diagram, and
IL
IH
IH
, this pin behaves as an address pin; DQ15A–1 Low will select the
. When BYTE is Low, V
, this pin behaves as a Data Input/Output pin (as DQ8-DQ14).
Table 2: Signal
IH
, all other pins are ignored.
IL
, these pins are not used and are high
names, for a brief overview of the signals

Related parts for M29W640GL70NB6E