AT24C04A-10PC-2.7 Atmel, AT24C04A-10PC-2.7 Datasheet
AT24C04A-10PC-2.7
Specifications of AT24C04A-10PC-2.7
Related parts for AT24C04A-10PC-2.7
AT24C04A-10PC-2.7 Summary of contents
Page 1
... SCL GND 6 9 SDA 8-Pin PDIP VCC SCL GND 4 5 SDA 8-Pin SOIC VCC SCL GND 4 5 SDA 8-Pin TSSOP VCC SCL GND 4 5 SDA 2-Wire Serial EEPROM 2K (256 (512 (1024 x 8) AT24C02A AT24C04A AT24C08A AT24C02A/04A/ 08A Rev. 0976B–07/98 1 ...
Page 2
... Exposure to absolute maximum rating conditions for extended periods may affect device reliability. The AT24C04A uses the A2 and A1 inputs for hard wire addressing and a total of four 4K devices may be addressed on a single bus system. The A0 pin con- nect. ...
Page 3
... AT24C02A, 2K SERIAL EEPROM: Internally organized with 256 pages of 1-byte each, the 2K requires an 8 bit data word address for random word addressing. AT24C04A, 4K SERIAL EEPROM: The 4K is internally 24C08A organized with 256 pages of 2-bytes each. Random word addressing requires a 9 bit data word address. ...
Page 4
... STOP bit and the completion of any internal operations. MEMORY RESET: After an interruption in protocol, power loss or system reset, any 2-wire part can be reset by follow- ing these steps:(a) Clock cycles, (b) look for SDA high in each cycle while SCL is high and then (c) create a start condition as SDA is high ...
Page 5
Bus Timing (SCL: Serial Clock, SDA: Serial Data I/O) Write Cycle Timing (SCL: Serial Clock, SDA: Serial Data I/O) SCL SDA 8th BIT WORD n Note: 1. The write cycle time t WR clear/write cycle. ACK STOP CONDITION is the ...
Page 6
Data Validity Start and Stop Definition Output Acknowledge AT24C02A/04A/08A 6 ...
Page 7
... This address stays valid between operations as long as the chip power is maintained. The address “roll over” during read is from the last byte of the last memory page to the first byte of the first page. The address “roll over” during write is from the last byte of the current page to the first byte of the same page ...
Page 8
... As long as the EEPROM receives an acknowledge, it will continue to increment the data word address and serially clock out sequential data words. When the memory address limit is reached, the data word Figure 1. Device Address Figure 2. Byte Write SDA LINE Figure 3. Page write ...
Page 9
Figure 4. Current Address Read SDA LINE Figure 5. Random Read DEVICE T ADDRESS SDA LINE Figure 6. Sequential Read DEVICE T D ADDRESS M L ...
Page 10
AT24C02A Ordering Information t (max) I (max) I (max (ms) (µA) (µA) 10 3000 18 3000 18 10 1500 4 1500 4 10 1000 4 1000 4 10 800 3 800 3 8P3 8-Lead, 0.300" Wide, Plastic ...
Page 11
... Low-Voltage (2.5V to 5.5V) -1.8 Low-Voltage (1.8V to 5.5V) f MAX (kHz) Ordering Code 400 AT24C04A-10PC AT24C04AN-10SC AT24C04A-10SC AT24C04A-10TC 400 AT24C04A-10PI AT24C04AN-10SI AT24C04A-10SI AT24C04A-10TI 100 AT24C04A-10PC-2.7 AT24C04AN-10SC-2.7 AT24C04A-10SC-2.7 AT24C04A-10TC 100 AT24C04A-10PI-2.7 AT24C04AN-10SI-2.7 AT24C04A-10SI-2.7 AT24C04A-10TI-2.7 100 AT24C04A-10PC-2.5 AT24C04AN-10SC-2.5 AT24C04A-10SC-2.5 AT24C04A-10TC-2.5 100 AT24C04A-10PI-2.5 AT24C04AN-10SI-2.5 AT24C04A-10SI-2.5 AT24C04A-10TI-2.5 100 AT24C04A-10PC-1 ...
Page 12
AT24C08A Ordering Information t (max) I (max) I (max (ms) (µA) (µA) 10 3000 18 3000 18 10 1500 4 1500 4 10 1000 4 1000 4 10 800 3 800 3 8P3 8-Lead, 0.300" Wide, Plastic ...
Page 13
Packaging Information 8P3, 8-Lead, 0.300" Wide, Plastic Dual Inline Package (PDIP) Dimensions in Inches and (Millimeters) JEDEC STANDARD MS-001 BA .400 (10.16) .355 (9.02) PIN 1 .300 (7.62) REF .210 (5.33) MAX .100 (2.54) BSC SEATING PLANE .150 (3.81) .115 ...
Page 14
AT24C02A/04A/08A 14 ...
Page 15
15 ...
Page 16
... No licenses to patents or other intellectual prop Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel’s products are not authorized for use as critical components in life suppor t devices or systems. ...