AT17LV002-10TQU Atmel, AT17LV002-10TQU Datasheet
AT17LV002-10TQU
Specifications of AT17LV002-10TQU
Available stocks
Related parts for AT17LV002-10TQU
AT17LV002-10TQU Summary of contents
Page 1
... Atmel’s ATDH2200E Programming Kit or Atmel’s ATDH2225 ISP Cable. ® ® ™ FLEX , APEX ® ® , Virtex FPGAs Table 1-1. The AT17LV series FPGA Configuration EEPROM Memory AT17LV65 AT17LV128 AT17LV256 AT17LV512 AT17LV010 AT17LV002 AT17LV040 3.3V and 5V System Support 2321I–CNFG–2/08 ...
Page 2
... Refer to the AT17Fxxx datasheet, available on the Atmel web site. 8-lead LAP DATA CLK (1) (WP ) RESET/OE CE 8-lead SOIC DATA CLK (1) (WP ) RESET/OE CE 8-lead PDIP DATA CLK (1) (WP ) RESET/OE CE AT17LV002 AT17LV040 (3) Yes – – Use 8-lead (3) (1) (1) LAP Yes – (2) (2) Yes – Yes Yes 1 8 VCC ...
Page 3
Figure 2-4. Notes: Figure 2-5. Note: 2321I–CNFG–2/08 AT17LV65/128/256/512/010/002/040 20-lead PLCC CLK 4 (2) (WP1 ) NC 5 (1) (WP ) RESET/OE 6 (2) (WP2 ) This pin is only available on AT17LV65/128/256 devices. 2. This ...
Page 4
... Notes: Figure 2-7. Note: AT17LV65/128/256/512/010/002/040 4 (1) 20-lead SOIC DATA CLK RESET/ This pinout only applies to AT17LV512/010/002 devices. 2. The CEO feature is not available on the AT17LV65 device. 44 TQFP (1) (WP1 ) This pin is only available on AT17LV002 devices. 20 VCC SER_EN CEO GND READY 2321I–CNFG–2/08 ...
Page 5
Figure 2-8. Block Diagram SER_EN (2) WP1 (2) WP2 POWER ON RESET Notes: 1. This pin is only available on AT17LV65/128/256 devices. 2. This pin is only available on AT17LV512/010/002 devices. 3. The CEO feature is not available on the ...
Page 6
... The CEO feature is not available on the AT17LV65 device. AT17LV65/128/256/512/010/002/040 6 AT17LV512/ AT17LV010 8 20 DIP SOIC LAP PLCC SOIC – – 5 – – 7 – – – – 15 – AT17LV002 8 DIP/ LAP SOIC PLCC SOIC TQFP – 5 – – – 7 – – – – 15 – 2321I–CNFG–2/08 AT17LV040 ...
Page 7
DATA Three-state DATA output for configuration. Open-collector bi-directional pin for programming. 4.2 CLK Clock input. Used to increment the internal address and bit counter for reading and programming. 4.3 WP1 WRITE PROTECT (1). Used to protect portions of memory ...
Page 8
... FPGA mode pins. In Master mode, the FPGA automatically loads the config- uration program from an external memory. The AT17LV Serial Configuration EEPROM has been designed for compatibility with the Master Serial mode. This document discusses the Atmel AT40K, AT40KAL and AT94KAL applications as well as Xil- inx applications. 6. Control of Configuration Most connections between the FPGA device and the AT17LV Serial EEPROM are simple and self-explanatory ...
Page 9
... The AT17LV series configurators enter a low-power standby mode whenever CE is asserted High. In this mode, the AT17LV65/128/256 configurator consumes less than 50 µA of current at 3.3V (100 µA for the AT17LV512/010 and 200 µA for the AT17LV002/040). The output remains in a high-impedance state regardless of the state of the OE input. ...
Page 10
Absolute Maximum Ratings* Operating Temperature................................... -40° +85° C Storage Temperature .................................... -65° +150° C Voltage on Any Pin with Respect to Ground ..............................-0. Supply Voltage (V ) .........................................-0.5V to +7.0V CC Maximum Soldering ...
Page 11
... Min Max Min V 2 0.8 0 0.8 0 2.4 2.4 0.4 0.4 2.4 2.4 0.4 0 -10 10 -10 50 100 100 100 AT17LV512/ AT17LV002/ AT17LV010 AT17LV040 Max Min Max Min V 2 0.8 0 0.8 0 3.86 3.86 0.32 0.32 3.76 3.76 0.37 0. -10 10 -10 75 200 ...
Page 12
AC Waveforms CE RESET/OE CLK T CE DATA 16. AC Waveforms when Cascading RESET/OE CE CLK T DATA LAST BIT T CEO AT17LV65/128/256/512/010/002/040 12 T SCE CAC CDF T OCK OCE T ...
Page 13
AC Characteristics V = 3.3V ± 10% CC Symbol Description ( Data Delay OE ( Data Delay CE (1) T CLK to Data Delay CAC T Data Hold from CE, OE, or CLK ...
Page 14
AC Characteristics ± 5% Commercial ± 10% Industrial CC CC Symbol Description ( Data Delay OE ( Data Delay CE (1) T CLK to Data Delay CAC ...
Page 15
... C/W] θ [° C/ θ (2) [° C/W] θ [° C/W] JC θ JA (2) [° C/W] θ [° C/W] – JC θ JA – (2) [° C/W] AT17LV002 AT17LV040 45 45 135.71 159.60 37 – 107 – – – – – – 17 – 62 – – – – – ...
Page 16
... Plastic J-leaded Chip Carrier (PLCC) 20S2 20-lead, 0.300" Wide, Plastic Gull Wing Small Outline (JEDEC SOIC) 44A 44-lead, Thin (1.0 mm) Plastic Quad Flat Package Carrier (TQFP) AT17LV65/128/256/512/010/002/040 16 AT17LV65A-10PC Special Pinouts = 65K A = Altera = 128K Blank = Xilinx /Atmel/ Other = 256K = 512K = Package Type Package Temperature C = 8CN4 C = Commercial ...
Page 17
... AT17LV128-10SI AT17LV256-10PC AT17LV256-10NC AT17LV256-10JC AT17LV256-10SC AT17LV256-10PI AT17LV256-10NI AT17LV256-10JI AT17LV256-10SI AT17LV512-10PC AT17LV512-10JC AT17LV512-10PI AT17LV512-10JI AT17LV010-10PC AT17LV010-10JC AT17LV010-10PI AT17LV010-10JI AT17LV002-10JC AT17LV002-10JI (2)(3) Package Operation Range 8P3 Commercial 8S1 (0° 70° C) 20J 8P3 Industrial 8S1 (-40° 85° C) 20J 8P3 8S1 Commercial (0° 70° C) 20J ...
Page 18
... Green Package Options (Pb/Halide-free/RoHS Compliant) Memory Size (1) 256-Kbit (1) 512-Kbit (1) 1-Mbit (1) 2-Mbit AT17LV002-10TQU (1) 4-Mbit AT17LV040-10TQU Note: 1. For operating 5V operating voltage, please refer to the corresponding AC and DC Characteristics. AT17LV65/128/256/512/010/002/040 18 Ordering Code AT17LV256-10CU AT17LV256-10JU AT17LV256-10NU AT17LV256-10PU AT17LV256-10SU AT17LV512-10CU AT17LV512-10JU AT17LV010-10CU AT17LV010-10JU AT17LV010-10PU AT17LV002-10CU AT17LV002-10JU ...
Page 19
... TYP Bottom View Note: 1. Metal Pad Dimensions. 2. All exposed metal area shall have the following finished platings. Ni: 0.0005 to 0.015 mm Au: 0.0005 to 0.001 mm Package Drawing Contact: packagedrawings@atmel.com 2321I–CNFG–2/08 AT17LV65/128/256/512/010/002/040 D Pin1 Corner TITLE 8CN4, 8-lead ( 1.04 mm Body), Lead Pitch 1.27mm, ...
Page 20
PDIP Top View PLCS Side View Notes: 1. This drawing is for general information only; refer to JEDEC Drawing MS-001, Variation BA for additional information. 2. Dimensions A and L are measured with ...
Page 21
SOIC TOP VIEW e e SIDE VIEW Note: These drawings are for general information only. Refer to JEDEC Drawing MS-012, Variation AA for proper dimensions, tolerances, datums, etc. 1150 E. Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 ...
Page 22
PLCC 1.14(0.045) X 45˚ B 0.51(0.020)MAX 45˚ MAX (3X) Notes: 1. This package conforms to JEDEC reference MS-018, Variation AA. 2. Dimensions D1 and E1 do not include mold protrusion. Allowable protrusion is .010"(0.254 mm) per side. ...
Page 23
SOIC 2321I–CNFG–2/08 AT17LV65/128/256/512/010/002/040 23 ...
Page 24
TQFP PIN 1 PIN 1 IDENTIFIER e C 0˚~7˚ L Notes: 1. This package conforms to JEDEC reference MS-026, Variation ACB. 2. Dimensions D1 and E1 do not include mold protrusion. Allowable protrusion is 0.25 mm per ...
Page 25
Revision History Revision Level – Release Date H – March 2006 I – February 2008 2321I–CNFG–2/08 AT17LV65/128/256/512/010/002/040 History Added last-time buy for AT17LVXXX-10CC and AT17LVXXX-10CI. Removed -10SC, 10SI, -10TQC, -10TQI, -10BJC and -10BJI devices from ordering information. 25 ...
Page 26
... Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL’S TERMS AND CONDI- TIONS OF SALE LOCATED ON ATMEL’S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT ...