TC7107CPL Microchip Technology, TC7107CPL Datasheet - Page 9

IC ADC 3 1/2DGT LED DVR 40-DIP

TC7107CPL

Manufacturer Part Number
TC7107CPL
Description
IC ADC 3 1/2DGT LED DVR 40-DIP
Manufacturer
Microchip Technology
Datasheets

Specifications of TC7107CPL

Package / Case
40-DIP (0.600", 15.24mm)
Display Type
LED
Configuration
7 Segment
Digits Or Characters
A/D 3.5 Digits
Current - Supply
800µA
Voltage - Supply
5V
Operating Temperature
0°C ~ 70°C
Mounting Type
Through Hole
Architecture
Dual Slope
Input Type
Voltage
Maximum Power Dissipation
1230 mW
Maximum Operating Temperature
+ 70 C
Mounting Style
Through Hole
Minimum Operating Temperature
0 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Interface
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
158-1129
158-1129

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TC7107CPL
Manufacturer:
FSC
Quantity:
340
4.0
In addition to the basic signal integrate and de-
integrate cycles discussed, the circuit incorporates an
auto-zero cycle. This cycle removes buffer amplifier,
integrator, and comparator offset voltage error terms
from the conversion. A true digital zero reading results
without adjusting external potentiometers. A complete
conversion consists of three cycles: an auto-zero,
signal integrate, and reference integrate cycle.
4.1
During the auto-zero cycle, the differential input signal
is disconnected from the circuit by opening internal
analog gates. The internal nodes are shorted to analog
common (ground) to establish a zero input condition.
Additional analog gates close a feedback loop around
the integrator and comparator. This loop permits
comparator offset voltage error compensation. The
voltage level established on C
device offset voltages. The offset error referred to the
input is less than 10 µV.
The auto-zero cycle length is 1000 to 3000 counts.
4.2
The auto-zero loop is entered and the internal
differential inputs connect to V
differential input signal is integrated for a fixed time
period. The TC7106/TC7106A signal integration period
is 1000 clock periods or counts. The externally set
clock frequency is divided by four before clocking the
internal counters.
The integration time period is:
EQUATION 4-1:
The differential input voltage must be within the device
Common mode range when the converter and
measured system share the same power supply
common (ground). If the converter and measured
system do not share the same power supply common,
V
Polarity is determined at the end of signal integrate
phase. The sign bit is a true polarity indication, in that
signals less than 1 LSB are correctly determined. This
allows precision null detection limited only by device
noise and auto-zero residual offsets.
© 2008 Microchip Technology Inc.
Where:
IN
- should be tied to analog common.
F
OSC
ANALOG SECTION
Auto-Zero Cycle
Signal Integrate Cycle
=
T
Externally set clock frequency
SI
=
------------ -
F
OSC
4
×
1000
AZ
IN
+ and V
compensates for
IN
-. The
4.3
The third phase is reference integrate or de-integrate.
V
V
reference capacitor. Circuitry within the chip ensures
that the capacitor will be connected with the correct
polarity to cause the integrator output to return to zero.
The time required for the output to return to zero is
proportional to the input signal and is between 0 and
2000 counts.
The digital reading displayed is:
EQUATION 4-2:
IN
IN
TC7106/A/TC7107/A
- is internally connected to analog common and
+ is connected across the previously charged
Reference Integrate Phase
1000
=
------------ -
V
V
REF
IN
DS21455D-page 9

Related parts for TC7107CPL