DS1921G-F5# Maxim Integrated Products, DS1921G-F5# Datasheet - Page 9

IBUTTON THERMOCHRON F5

DS1921G-F5#

Manufacturer Part Number
DS1921G-F5#
Description
IBUTTON THERMOCHRON F5
Manufacturer
Maxim Integrated Products
Series
iButton®r
Datasheet

Specifications of DS1921G-F5#

Rohs Information
IButton RoHS Compliance Plan
Memory Size
512B
Memory Type
NVSRAM (Non-Volatile SRAM)
Ic Output Type
Digital
Sensing Accuracy Range
± 1.3°C
Supply Current
10µA
Supply Voltage Range
2.8V To 5.25V
Termination Type
Quick Connect
Operating Temperature Range
-40°C To +85°C
Supply Voltage Min
2.8V
Rohs Compliant
Yes
Filter Terminals
Quick Connect
Accuracy %
1°C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
DS1921G-F5#
Manufacturer:
MAXIM/美信
Quantity:
20 000
Company:
Part Number:
DS1921G-F5#DS1921G-F5/A14
Manufacturer:
IRISO
Quantity:
5 993
Figure 3. 64-Bit Lasered ROM
Figure 4. 1-Wire CRC Generator
using a polynomial generator consisting of a shift regis-
ter and XOR gates as shown in Figure 4. The polynomi-
al is X
1-Wire CRC is available in Application Note 27:
Understanding and Using Cyclic Redundancy Checks
with Maxim iButton Products .
The Shift register bits are initialized to 0. Then, starting
with the least significant bit of the family code, one bit
at a time is shifted in. After the 8th bit of the family code
has been entered, the serial number is then entered.
After the 48th bit of the serial number has been
entered, the Shift register contains the CRC value.
Shifting in the 8 bits of CRC returns the Shift register to
all zeros.
X
0
8
+ X
MSB
MSB
STAGE
1ST
5
+ X
CRC CODE
X
1
8-BIT
4
_______________________________________________________________________________________
+ 1. Additional information about the
STAGE
2ND
LSB
X
2
MSB
STAGE
3RD
X
3
STAGE
4TH
POLYNOMIAL = X
48-BIT SERIAL NUMBER
X
4
8
+ X
5
STAGE
Figure 5 shows the DS1921G memory map. The 4096-
bit general-purpose SRAM makes up pages 0 to 15.
The timekeeping, control, and counter registers fill
page 16, called register page (see Figure 6). Pages 17,
18, and 19 are assigned to storing the alarm time-
stamps and durations. The temperature histogram bins
begin at page 64 and use up to four pages. The tem-
perature-logging memory covers pages 128 to 191.
Memory pages 20 to 63, 68 to 127, and 192 to 255 are
reserved for future extensions. The scratchpad is an
additional page that acts as a buffer when writing to the
SRAM memory or the register page. The memory
pages 17 and higher are read only for the user. They
are written to or erased solely under the supervision of
the on-chip control logic.
5TH
+ X
4
+ 1
Thermochron iButton
X
5
STAGE
6TH
LSB
X
6
MSB
STAGE
7TH
8-BIT FAMILY CODE
(21h)
X
INPUT DATA
7
STAGE
8TH
LSB
LSB
Memory
X
8
9

Related parts for DS1921G-F5#