AD9852/PCB Analog Devices Inc, AD9852/PCB Datasheet - Page 25

no-image

AD9852/PCB

Manufacturer Part Number
AD9852/PCB
Description
BOARD EVAL FOR AD9852
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD9852/PCB

Rohs Status
RoHS non-compliant
Module/board Type
Evaluation Board
For Use With/related Products
AD9852
Lead Free Status / Rohs Status
Not Compliant
The 32-bit automatic I/O update counter can be used to
construct complex chirp or ramped FSK sequences. Because
this internal counter is synchronized with the AD9852 system
clock, it allows precisely timed program changes to be invoked.
For such changes, the user need only reprogram the desired
registers before the automatic I/O update clock is generated.
In chirp mode, the destination frequency is not directly speci-
fied. If the user fails to control the chirp, the DDS automatically
confines itself to the frequency range between dc and Nyquist.
Unless terminated by the user, the chirp continues until power
is removed.
RAMP RATE
RAMP RATE
I/O UD CLK
I/O UD CLK
CLR ACC2
MODE
MODE
HOLD
DPW
TW1
DFW
TW1
FREQUENCY
FREQUENCY
000 (DEFAULT)
000 (DEFAULT)
F1
F1
0
0
0
0
Figure 43. Effect of CLR ACC2 in FM Chirp Mode
Figure 44. Example of Hold Function
Rev. E | Page 25 of 52
DELTA FREQUENCY WORD
RAMP RATE
011 (CHIRP)
When the chirp destination frequency is reached, the user can
choose any of the following actions:
011 (CHIRP)
F1
Stop at the destination frequency either by using the
HOLD pin or by loading all 0s into the delta frequency
word registers of the frequency accumulator (ACC1).
Use the HOLD pin function to stop the chirp, and then ramp
down the output amplitude either by using the digital multi-
plier stages and the output shaped keying pin (Pin 30) or by
using the program register control (Address 21 hex to
Address 24 hex).
Abruptly end the transmission with the CLR ACC2 bit.
AD9852

Related parts for AD9852/PCB