PIC16C72-20/SP Microchip Technology, PIC16C72-20/SP Datasheet - Page 5

IC MCU OTP 2KX14 A/D PWM 28DIP

PIC16C72-20/SP

Manufacturer Part Number
PIC16C72-20/SP
Description
IC MCU OTP 2KX14 A/D PWM 28DIP
Manufacturer
Microchip Technology
Series
PIC® 16Cr

Specifications of PIC16C72-20/SP

Core Processor
PIC
Core Size
8-Bit
Speed
20MHz
Connectivity
I²C, SPI
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
22
Program Memory Size
3.5KB (2K x 14)
Program Memory Type
OTP
Ram Size
128 x 8
Voltage - Supply (vcc/vdd)
4 V ~ 6 V
Data Converters
A/D 5x8b
Oscillator Type
External
Operating Temperature
0°C ~ 70°C
Package / Case
28-DIP (0.300", 7.62mm)
Processor Series
PIC16C
Core
PIC
Data Bus Width
8 bit
Data Ram Size
128 B
Interface Type
I2C, SPI, SSP
Maximum Clock Frequency
20 MHz
Number Of Programmable I/os
22
Number Of Timers
1 x 16 bit
Operating Supply Voltage
2.5 V to 6 V
Maximum Operating Temperature
+ 70 C
Mounting Style
Through Hole
3rd Party Development Tools
52715-96, 52716-328, 52717-734
Development Tools By Supplier
ICE2000, DM163022
Minimum Operating Temperature
0 C
On-chip Adc
5 bit
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
Other names
Q858228
3. Module: SSP (SPI
TABLE 3:
4. Module: Timer1
FIGURE 1:
 2001 Microchip Technology Inc.
71
71A
72
72A
73A
* This parameter is characterized but not tested.
Note 1: Specification 73A is only required if specifications 71A and 72A are used.
Param
No.
TMR1 Increment
Clock (Input to Prescaler)
Write to TMR1H
and/or TMR1L Register(s)
TMR1H:TMR1L Increments
The SPI interface timings (parameters 71, 71A, 72,
72A, 73, and 73A) have been modified. The new
values are shown in Table 3.
The operation of Timer1 needs some clarification
when the timer registers are written when the
TMR1ON bit is set.
The internal clock signal that is the input to the
TMR1 prescaler affects the incrementing of Timer1
(TMR1H:TMR1L registers and the Timer1 pres-
caler). When the Timer1 registers are NOT written,
the Timer1 will increment on the rising edge of the
TMR1 increment clock.
When the TMR1H and/or TMR1L registers are
written while this clock is high, TMR1 will incre-
ment on the next rising edge of this clock.
T
T
T
Sym.
SC
SC
B
2
H
L
B
Specifications)
SCK input high time
(Slave mode)
SCK input low time
(Slave mode)
Last clock edge of the Byte1 to 1st
clock edge of the Byte2
DC SPECIFICATION CHANGES FROM DATA SHEET
WRITES TO TIMER1 (EXTERNAL CLOCK/OSCILLATOR MODE)
TM
Characteristic
Mode Timing
Continuous
Single Byte
Continuous
Single Byte
(1)
(1)
(1)
Write to TMR1H
and/or TMR1L Register(s)
1.25 T
1.25 T
+ 30 ns
+ 30 ns
1.5 T
+ 40 ns
New Specification
Min
TMR1H:TMR1L Increments
40
40
CY
CY
CY
When the TMR1H and/or TMR1L registers are
written while this clock is low, TMR1 will not incre-
ment on the next rising edge of this clock, but must
first have a falling clock and the rising clock, for
TMR1 to increment.
Figure 1 shows the two cases of writes to the
TMR1H and/or TMR1L registers. Due to the V
and V
external Timer1 oscillator components, and exter-
nal clock frequency, the Timer1 increment clock
may not be of a 50% duty cycle.
The TMR1 increment clock is out of phase of the
T1OSO/T1CKI pin by a small propagation delay.
Typ
IL
Max
thresholds on the oscillator/clock pins,
+ 20 ns
+ 20 ns
Min
T
T
CY
CY
Specification
Data Sheet
PIC16C72
N.A.
N.A.
N.A.
Typ
DS80092A-page 5
Max
Units
ns
ns
ns
ns
ns
IH

Related parts for PIC16C72-20/SP