78Q2133/F Maxim Integrated Products, 78Q2133/F Datasheet - Page 19

TXRX 10/100 MDIX 3.3V IND 32-QFN

78Q2133/F

Manufacturer Part Number
78Q2133/F
Description
TXRX 10/100 MDIX 3.3V IND 32-QFN
Manufacturer
Maxim Integrated Products
Type
10/100 Fast Ethernetr
Datasheet

Specifications of 78Q2133/F

Operating Supply Voltage
3.3 V
Supply Current
88 mA
Operating Temperature Range
- 40 C to + 85 C
Package / Case
QFN-32
Mounting Style
SMD/SMT
Operating Frequency
25 MHz
Supply Voltage (max)
3.6 V
Supply Voltage (min)
2 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
78Q2133/F
Manufacturer:
Epson
Quantity:
485
DS_21x3_001
Rev. 1.6
16.3:2
16.14
16.13
16.12
16.11
16.10
16.9
16.8
16.7
16.6
16.5
16.4
16.1
16.0
RVSPOL
PCSBP
TXHIM
INPOL
RXCC
RSVD
RSVD
RSVD
RSVD
RSVD
RSVD
APOL
SQEI
NL10
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R
R
R
R
R
0h
0
0
0
0
0
0
1
0
1
0
0
0
0
prohibited, CRS responds to receive activity only and, in
10Base-T mode, the SQE test function is disabled.
When this bit is ‘0’, the INTR pin is forced low to signal an
interrupt. Setting this bit to ‘1’ causes the INTR pin to be
forced high to signal an interrupt.
Reserved
Transmitter High-Impedance Mode: When set, the
TXOP/TXON transmit pins and the TX_CLK pin are put into a
high-impedance state. The receive circuitry remains fully
functional.
SQE Test Inhibit: Setting this bit to ‘1’ disables 10Base-T
SQE testing. By default, this bit is ‘0’ and the SQE test is
performed by generating a COL pulse following the
completion of a packet transmission.
10Base-T Natural Loopback: Setting this bit to ‘1’ causes
transmit data received on the TXD0-3 pins to be automatically
looped back to the RXD0-3 pins when 10Base-T mode is
enabled.
Reserved
Reserved
Reserved
Reserved
Auto Polarity: During auto-negotiation and 10BASE-T mode,
the 78Q2123/78Q2133 are able to automatically invert the
received signal due to a wrong polarity connection. It does so
by detecting the polarity of the link pulses. Setting this bit to
‘1’ disables this feature.
Reverse Polarity: The reverse polarity is detected either
through 8 inverted 10Base-T link pulses (NLP) or through one
burst of inverted clock pulses in the auto-negotiation link
pulses (FLP). When the reverse polarity is detected and if the
Auto Polarity feature is enabled, the 78Q2123/78Q2133 will
invert the receive data input and set this bit to ‘1’. If Auto
Polarity is disabled, then this bit is writeable. Writing a ‘1’ to
this bit forces the polarity of the receive signal to be reversed.
Reserved: Must set to ‘00’.
PCS Bypass Mode: When set, the 100Base-TX PCS and
scrambling/ descrambling functions are bypassed. Scrambled
5-bit code groups for transmission are applied to the TX_ER,
TXD3-0 pins and received on the RX_ER, RXD3-0 pins. The
RX_DV and TX_EN signals are not valid in this mode.
PCSBP mode is valid only when 100Base-TX mode is
enabled and auto-negotiation is disabled.
Receive Clock Control: This function is valid only in 100Base-
TX mode. When set to ‘1’, the RX_CLK signal will be held low
when there is no data being received (to save power). The
RX_CLK signal will restart 1 clock cycle before the assertion
of RX_DV and will be shut off 64 clock cycles after RX_DV
goes low. RXCC is disabled when loopback mode is enabled
(MR0.14 is high). This bit should be kept at logic zero when
PCS Bypass mode is used.
78Q2123/78Q2133 Data Sheet
19

Related parts for 78Q2133/F