A3P250-FGG256 Actel, A3P250-FGG256 Datasheet - Page 22

no-image

A3P250-FGG256

Manufacturer Part Number
A3P250-FGG256
Description
FPGA - Field Programmable Gate Array 250K System Gates
Manufacturer
Actel
Datasheet

Specifications of A3P250-FGG256

Processor Series
A3P250
Core
IP Core
Maximum Operating Frequency
350 MHz
Number Of Programmable I/os
157
Data Ram Size
36864
Delay Time
11.1 ns
Supply Voltage (max)
1.575 V
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Development Tools By Supplier
A3PE-Proto-Kit, A3PE-Brd1500-Skt, Silicon-Explorer II, Silicon-Sculptor 3, SI-EX-TCA, FlashPro 4, FlashPro 3, FlashPro Lite
Mounting Style
SMD/SMT
Supply Voltage (min)
1.425 V
Number Of Gates
250 K
Package / Case
FPBGA-256
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
A3P250-FGG256
Manufacturer:
ACT
Quantity:
89
Part Number:
A3P250-FGG256
Manufacturer:
ACTEL
Quantity:
1 400
Part Number:
A3P250-FGG256
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
A3P250-FGG256I
Manufacturer:
ACTEL
Quantity:
7 204
Part Number:
A3P250-FGG256I
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
A3P250-FGG256I
Manufacturer:
ALTERA
0
Part Number:
A3P250-FGG256T
Manufacturer:
Microsemi SoC
Quantity:
10 000
ProASIC3 DC and Switching Characteristics
Table 2-11 • Summary of I/O Output Buffer Power (per pin) – Default I/O Software Settings
Table 2-12 • Summary of I/O Output Buffer Power (Per Pin) – Default I/O Software Settings
2 - 8
Single-Ended
3.3 V LVTTL / 3.3 V LVCMOS
3.3 V LVCMOS Wide Range
2.5 V LVCMOS
1.8 V LVCMOS
1.5 V LVCMOS
(JESD8-11)
3.3 V PCI
3.3 V PCI-X
Differential
LVDS
LVPECL
Notes:
1. Dynamic power consumption is given for standard load and software default drive strength and output slew.
2. P
3. P
4. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD8b specification.
Single-Ended
3.3 V LVTTL / 3.3 V LVCMOS
3.3 V LVCMOS Wide Range
2.5 V LVCMOS
1.8 V LVCMOS
1.5 V LVCMOS (JESD8-11)
3.3 V PCI
3.3 V PCI-X
Notes:
1. Dynamic power consumption is given for standard load and software default drive strength and output slew.
2. P
3. P
4. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD8b specification.
DC3
AC10
DC3
AC10
is the static power (where applicable) measured on VCCI.
is the static power (where applicable) measured on VMV.
is the total dynamic power measured on VCC and VCCI.
is the total dynamic power measured on V
Applicable to Advanced I/O Banks
Applicable to Standard Plus I/O Banks
4
4
C
C
LOAD
LOAD
35
35
35
35
35
35
10
10
35
35
35
35
10
10
(pF)
(pF)
CC
and VMV.
R e vi s i o n 9
VCCI (V)
VCCI (V)
2.5
3.3
1.5
3.3
3.3
2.5
1.8
3.3
3.3
3.3
3.3
2.5
1.8
1.5
3.3
3.3
Static Power
Static Power
P
P
DC3
DC3
19.54
7.74
(mW)
(mW)
2
2
1
1
P
P
Dynamic Power
Dynamic Power
AC10
AC10
468.67
468.67
267.48
149.46
103.12
201.02
201.02
166.52
452.67
452.67
258.32
133.59
184.92
184.92
88.92
92.84
(µW/MHz)
(µW/MHz)
3
3

Related parts for A3P250-FGG256