A3P1000-FGG256 Actel, A3P1000-FGG256 Datasheet - Page 119

no-image

A3P1000-FGG256

Manufacturer Part Number
A3P1000-FGG256
Description
FPGA - Field Programmable Gate Array 1M System Gates
Manufacturer
Actel
Datasheet

Specifications of A3P1000-FGG256

Processor Series
A3P1000
Core
IP Core
Maximum Operating Frequency
350 MHz
Number Of Programmable I/os
300
Data Ram Size
147456
Delay Time
11.1 ns
Supply Voltage (max)
1.575 V
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Development Tools By Supplier
A3PE-Proto-Kit, A3PE-Brd1500-Skt, Silicon-Explorer II, Silicon-Sculptor 3, SI-EX-TCA, FlashPro 4, FlashPro 3, FlashPro Lite
Mounting Style
SMD/SMT
Supply Voltage (min)
1.425 V
Number Of Gates
1000 K
Package / Case
FPBGA-256
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
A3P1000-FGG256
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
A3P1000-FGG256
Manufacturer:
ACTEL
Quantity:
20 000
Part Number:
A3P1000-FGG256I
Manufacturer:
AC2
Quantity:
90
Part Number:
A3P1000-FGG256I
Manufacturer:
ACTEL
Quantity:
1
Part Number:
A3P1000-FGG256I
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
A3P1000-FGG256I
Manufacturer:
MICROSEMI/美高森美
Quantity:
20 000
Part Number:
A3P1000-FGG256T
Manufacturer:
Microsemi SoC
Quantity:
10 000
Table 2-118 • FIFO (for all dies except A3P250)
Parameter
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
F
Note:
ENS
ENH
BKS
BKH
DS
DH
CKQ1
CKQ2
RCKEF
WCKFF
CKAF
RSTFG
RSTAF
RSTBQ
REMRSTB
RECRSTB
MPWRSTB
CYC
MAX
For specific junction temperature and voltage supply levels, refer to
Worst Commercial-Case Conditions: T
Timing Characteristics
REN_B, WEN_B Setup Time
REN_B, WEN_B Hold Time
BLK_B Setup Time
BLK_B Hold Time
Input Data (DI) Setup Time
Input Data (DI) Hold Time
Clock High to New Data Valid on DO (flow-through)
Clock High to New Data Valid on DO (pipelined)
RCLK High to Empty Flag Valid
WCLK High to Full Flag Valid
Clock High to Almost Empty/Full Flag Valid
RESET_B Low to Empty/Full Flag Valid
RESET_B Low to Almost Empty/Full Flag Valid
RESET_B Low to Data Out Low on DO (flow-through)
RESET_B Low to Data Out Low on DO (pipelined)
RESET_B Removal
RESET_B Recovery
RESET_B Minimum Pulse Width
Clock Cycle Time
Maximum Frequency for FIFO
Description
J
= 70°C, VCC = 1.425 V
R e v i s i o n 9
Table 2-6 on page 2-6
1.34
0.00
0.18
0.00
2.17
0.94
1.72
1.63
1.69
6.13
0.19
0.00
6.19
0.92
0.92
0.29
1.50
0.21
3.23
310
–2
ProASIC3 Flash Family FPGAs
1.52
0.00
0.22
0.00
0.21
0.00
2.47
1.07
1.96
1.86
7.05
1.93
6.98
1.05
1.05
0.33
1.71
0.24
3.68
272
–1
for derating values.
Std.
1.79
0.00
0.26
0.00
0.25
0.00
2.90
1.26
2.30
2.18
8.29
2.27
8.20
1.23
1.23
0.38
2.01
0.29
4.32
231
Units
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
2- 105

Related parts for A3P1000-FGG256