NLSX5014MUTAG ON Semiconductor, NLSX5014MUTAG Datasheet

no-image

NLSX5014MUTAG

Manufacturer Part Number
NLSX5014MUTAG
Description
IC XLATOR 4BIT 140MBPS 12DFN
Manufacturer
ON Semiconductor
Datasheet

Specifications of NLSX5014MUTAG

Logic Function
Translator, Bidirectional, 3-State
Number Of Bits
4
Number Of Outputs/channel
1
Differential - Input:output
No/No
Propagation Delay (max)
10ns
Input Type
Voltage
Output Type
Voltage
Data Rate
100Mbps
Number Of Channels
4
Voltage - Supply
0.9 V ~ 4.5 V
Operating Temperature
-55°C ~ 125°C
Package / Case
12-UFDFN Exposed Pad
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
NLSX5014MUTAG
Manufacturer:
ON Semiconductor
Quantity:
4 750
Part Number:
NLSX5014MUTAG
Manufacturer:
ON/安森美
Quantity:
20 000
Part Number:
NLSX5014MUTAG
0
Company:
Part Number:
NLSX5014MUTAG
Quantity:
2 500
NLSX5014
4-Bit 100 Mb/s Configurable
Dual-Supply Level
Translator
bidirectional level translator that does not require a direction control
pin. The I/O V
different power supply rails, V
and the V
allows a logic signal on the V
or a lower logic signal voltage on the V
V
because V
V
translators have a restriction that the value of the V
equal to less than (V
the translator to drive high capacitive loads such as most high
frequency EMI filters. Another feature of the NLSX5014 is that each
I/O_V
output.
consumption. The EN pin can be used to disable both I/O ports by
putting them in 3-state which significantly reduces the supply current
from both V
Features
Typical Applications
Important Information
© Semiconductor Components Industries, LLC, 2010
June, 2010 − Rev. 1
L
CC
The NLSX5014 is a 4-bit configurable dual-supply autosensing
The NLSX5014 offers the feature that the values of the V
The NLSX5014 has high output current capability, which allows
An Output Enable (EN) input is available to reduce the power
for V
Wide V
V
High 100 pF Capacitive Drive Capability
High−Speed with 140 Mb/s Guaranteed Date Rate
Low Bit−to−Bit Skew
Overvoltage Tolerant Enable and I/O Pins
Non−preferential Powerup Sequencing
Power−Off Protection
Small packaging: 1.7 mm x 2.0 mm UQFN12, SOIC14, TSSOP14
These are Pb−Free Devices
Mobile Phones, PDAs, Other Portable Devices
ESD Protection for All Pins:
− V
supplies are independent. Design flexibility is maximized
L
supply. In contrast, the majority of competitive auto sense
HBM (Human Body Model) > 7000 V
and V
Ln
L
CC
may be greater than, equal to, or less than V
and I/O_V
L
CC
L
, V
can be set to a value either greater than or less than the
supply rails are configurable from 0.9 V to 4.5 V. This
CC
CC
, V
L
and V
> 1.8 V
are independent
L
CC
Operating Range: 0.9 V to 4.5 V
- and I/O V
CCn
CC
L
. The EN signal is referenced to the V
channel can function as either an input or an
- 0.4) V.
L
CC
side to be translated to either a higher
L
-ports are designed to track two
and V
L
CC
respectively. Both the V
side, and vice-versa.
L
supply must be
CC
L
1
supply.
CC
and
CC
14
†For information on tape and reel specifications,
NLSX5014MUTAG
NLSX5014DR2G
NLSX5014DTR2G
14
including part orientation and tape sizes, please
refer to our Tape and Reel Packaging Specification
Brochure, BRD8011/D.
1
(Note: Microdot may be in either location)
1
A
WL, L
YY, Y
WW, W
G or G
(Note: Microdot may be in either location)
Device
1
ORDERING INFORMATION
M
G
CASE 523AE
http://onsemi.com
CASE 751A
MU SUFFIX
=
=
=
=
= Pb−Free Package
= Date Code
= Pb−Free Package
D SUFFIX
CASE 948G
DT SUFFIX
SOIC−14
TSSOP−14
UQFN12
(Pb−Free)
(Pb−Free)
TSSOP14
(Pb−Free)
Package
UQFN12
SO−14
Publication Order Number:
Assembly Location
Wafer Lot
Year
Work Week
14
1
3000/T ape & Reel
2500/T ape & Reel
2500/T ape & Reel
DIAGRAMS
14
NLSX5014G
MARKING
AWLYWW
1
Shipping
AAMG
NLSX5014/D
ALYWG
NLSX
G
5014
G

Related parts for NLSX5014MUTAG

NLSX5014MUTAG Summary of contents

Page 1

... Both the side, and vice-versa. CC and CC supply must supply NLSX5014MUTAG NLSX5014DR2G NLSX5014DTR2G †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. 1 http://onsemi.com MARKING DIAGRAMS UQFN12 AAMG MU SUFFIX ...

Page 2

NLSX5014 +1.8 V System I I I/ GND OE EN GND Figure 1. Typical Application Circuit 2 ...

Page 3

GND UQFN12 (Top View) I/O V I/O V I/O V I/O V PIN ASSIGNMENT ...

Page 4

MAXIMUM RATINGS Symbol Parameter V High−side DC Supply Voltage CC V Low−side DC Supply Voltage L I −Referenced DC Input/Output Voltage −Referenced DC Input/Output Voltage Enable Control Pin DC Input ...

Page 5

DC ELECTRICAL CHARACTERISTICS Symbol Parameter V I/O V Input HIGH Voltage IHC CC V I/O V Input LOW Voltage ILC CC V I/O V Input HIGH Voltage IHL L V I/O V Input LOW Voltage ILL L V Control Pin ...

Page 6

TIMING CHARACTERISTICS Symbol Parameter t I/O V Rise Time R−VCC CC t I/O V Fall Time F−VCC CC t I/O V Rise Time R− I/O V Fall Time F− I/O V One−Shot OVCC CC Output Impedance ...

Page 7

TIMING CHARACTERISTICS (continued) Symbol Parameter t I/O_V Output Enable Time EN−VCC CC t I/O_V Output Enable Time EN− I/O_V Output Disable Time DIS−VCC CC t I/O_V Output Disable Time DIS−VL L MDR Maximum Data Rate 10. Normal test ...

Page 8

DYNAMIC POWER CONSUMPTION Symbol Parameter Input port MHz, PD_VL L Load V = Output Port Input port MHz, ...

Page 9

STATIC POWER CONSUMPTION (T Symbol Parameter Input port MHz, PD_VL L Load V = Output Port EN = GND (outputs disabled Input port ...

Page 10

NLSX5014 I Source t v I/O V RISE/FALL 90% 50% 10% t PD_VL−VCC I 90% 50% 10% t F−VCC Figure 3. Driving I/O V Test Circuit and Timing L PULSE ...

Page 11

IMPORTANT APPLICATIONS INFORMATION Level Translator Architecture The NLSX5014 auto−sense bi−directional logic voltage level shifting to transfer data in multiple supply voltage systems. These level translators have two supply voltages, V and levels on the input and output ...

Page 12

... NOTE 3 M 0.32 2.30 11X 0.22 *For additional information on our Pb−Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. http://onsemi.com 12 NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: MILLIMETERS 3. DIMENSION b APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0 ...

Page 13

G −T− SEATING 14 PL PLANE 0.25 (0.010 PACKAGE DIMENSIONS SOIC−14 D SUFFIX CASE 751A−03 ISSUE 0.25 (0.010 ...

Page 14

... SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. PUBLICATION ORDERING INFORMATION LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303−675−2175 or 800−344−3860 Toll Free USA/Canada Fax: 303− ...

Related keywords