AD9629-65EBZ Analog Devices Inc, AD9629-65EBZ Datasheet - Page 7

no-image

AD9629-65EBZ

Manufacturer Part Number
AD9629-65EBZ
Description
12 Bit 65 Msps Low Pwr ADC
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD9629-65EBZ

Number Of Adc's
1
Number Of Bits
12
Sampling Rate (per Second)
65M
Data Interface
Serial, SPI™
Inputs Per Adc
1 Differential
Input Range
2 Vpp
Power (typ) @ Conditions
81.7mW @ 65MSPS
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 85°C
Utilized Ic / Part
AD9629
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
SWITCHING SPECIFICATIONS
AVDD = 1.8 V; DRVDD = 1.8 V, maximum sample rate, 2 V p-p differential input, 1.0 V internal reference; AIN = −1.0 dBFS, 50% duty
cycle clock, unless otherwise noted.
Table 4.
Parameter
CLOCK INPUT PARAMETERS
DATA OUTPUT PARAMETERS
OUT-OF-RANGE RECOVERY TIME
1
2
3
Input clock rate is the clock rate before the internal CLK divider.
Conversion rate is the clock rate after the CLK divider.
Wake-up time is dependent on the value of the decoupling capacitors.
Input Clock Rate
Conversion Rate
CLK Period, Divide-by-1 Mode (t
CLK Pulse Width High (t
Aperture Delay (t
Aperture Uncertainty (Jitter, t
Data Propagation Delay (t
DCO Propagation Delay (t
DCO to Data Skew (t
Pipeline Delay (Latency)
Wake-Up Time
Standby
3
2
1
A
)
CLK+
CLK–
DATA
SKEW
DCO
VIN
CH
)
)
PD
DCO
)
)
J
)
CLK
)
N – 1
t
CH
Temp
Full
Full
Full
Full
Full
Full
Full
Full
Full
Full
Full
Full
t
Min
50/25
3
PD
N
AD9629-20/AD9629-40
Figure 2. CMOS Output Data Timing
t
A
t
CLK
t
DCO
t
SKEW
N – 8
Typ
25.0/12.5
1.0
0.1
3
3
0.1
8
350
600/400
2
Rev. 0 | Page 7 of 32
N + 1
N – 7
Max
80/160
20/40
N + 2
N – 6
Min
3
15.38
N + 3
AD9629-65
Typ
7.69
1.0
0.1
3
3
0.1
8
350
300
2
N – 5
N + 4
Max
260
65
Min
3
12.5
N – 4
N + 5
AD9629-80
Typ
6.25
1.0
0.1
3
3
0.1
8
350
260
2
Max
320
80
AD9629
Unit
MHz
MSPS
ns
ns
ns
ps rms
ns
ns
ns
Cycles
μs
ns
Cycles

Related parts for AD9629-65EBZ