CS42436-CMZR Cirrus Logic Inc, CS42436-CMZR Datasheet - Page 36

Audio CODECs IC 108dB 6-Chnl Multi-Ch CODECs

CS42436-CMZR

Manufacturer Part Number
CS42436-CMZR
Description
Audio CODECs IC 108dB 6-Chnl Multi-Ch CODECs
Manufacturer
Cirrus Logic Inc
Datasheet

Specifications of CS42436-CMZR

Number Of Adc Inputs
6
Number Of Dac Outputs
6
Conversion Rate
192 KSPs
Interface Type
Serial (I2C, SPI)
Resolution
24 bit
Maximum Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
Package / Case
MQFP-52
Minimum Operating Temperature
- 10 C
Number Of Channels
6 ADC, 6 DAC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS42436-CMZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
36
5.7.2
C C L K
CS
C D IN
C D O U T
SDA
SCL
I²C Mode
In I²C Mode, SDA is a bidirectional data line. Data is clocked into and out of the part by the clock, SCL.
There is no CS pin. Pins AD0 and AD1 form the two least-significant bits of the chip address and should
be connected through a resistor to VLC or DGND as desired. The state of the pins is sensed while the
CS42436 is being reset.
The signal timings for a read and write cycle are shown in
defined as a falling transition of SDA while the clock is high. A Stop condition is a rising transition while
the clock is high. All other transitions of SDA occur while the clock is low. The first byte sent to the
CS42436 after a Start condition consists of a 7-bit chip address field and a R/W bit (high for a read, low
for a write). The upper 5 bits of the 7-bit address field are fixed at 10010. To communicate with a CS42436,
the chip address field, which is the first byte sent to the CS42436, should match 10010 followed by the
settings of the AD1 and AD0. The eighth bit of the address is the R/W bit. If the operation is a write, the
next byte is the Memory Address Pointer (MAP) which selects the register to be read or written. If the op-
eration is a read, the contents of the register pointed to by the MAP will be output. Setting the auto-incre-
ment bit in MAP allows successive reads or writes of consecutive registers. Each byte is separated by an
acknowledge bit. The ACK bit is output from the CS42436 after each input byte is read, and is input to the
CS42436 from the microcontroller after each transmitted byte.
ADDRESS
MAP = Memory Address Pointer, 8 bits, MSB first
1001111
C H IP
START
0
1
CHIP ADDRESS (WRITE)
1
0
High Impedance
0
2
1
R/W
3
0 AD1 AD0 0
4
5
M A P
Figure 17. Control Port Timing in SPI Mode
6
Figure 18. Control Port Timing, I²C Write
7
ACK
8
MSB
b y te 1
INCR
9
10 11
6
DATA
MAP BYTE
5
12
4
b y te n
13 14 15
3
LSB
2
1
16 17 18
0
ACK
A D D R E S S
7
C H IP
1001111
19
6
DATA
Figure 18
24 25
1
0
ACK
R/W
26
27 28
7
MSB
and
DATA +1
6
Figure
1
0
LSB MSB
7
19. A Start condition is
DATA +n
6
1
0
ACK
CS42436
STOP
LSB
DS647F2

Related parts for CS42436-CMZR