Si5338N-A-GM Silicon Laboratories Inc, Si5338N-A-GM Datasheet - Page 17

no-image

Si5338N-A-GM

Manufacturer Part Number
Si5338N-A-GM
Description
Clock Generators & Support Products I2C-prgrmmbl clock generatr .16-700 MHz
Manufacturer
Silicon Laboratories Inc
Datasheet

Specifications of Si5338N-A-GM

Lead Free Status / RoHS Status
Lead free / RoHS Compliant
3.2. Input Stage
The input stage supports four inputs. Two are used as
the clock inputs to the synthesis stage, and the other
two are used as feedback inputs for zero delay or
external feedback mode. In cases where external
feedback is not required, all four inputs are available to
the synthesis stage. The reference selector selects one
of the inputs as the reference to the synthesis stage.
The input configuration is selectable through the I
interface. The input MUXes are set automatically in
ClockBuilder Desktop (see “3.1.1. ClockBuilder™
Desktop Software”). For information on setting the input
MUXs manually, see “AN411: Configuring the Si5338”.
IN1/IN2 and IN5/IN6 are differential inputs capable of
accepting clock rates from 5 to 710 MHz. The
differential inputs are capable of interfacing to multiple
signals, such as LVPECL, LVDS, HSCT, HCSL, and
CML. Differential signals must be ac-coupled as shown
in Figure 3. A termination resistor of 100  placed close
to the input pins is also required. Refer to Table 6 for
signal voltage limits.
IN1
IN2
IN3
IN4
IN5
IN6
Figure 3. Interfacing Differential and Single-
Ended Signals to the Si5338
Rs
Figure 2. Input Stage
50
50
Osc
100
50
0.1 uF
0.1 uF
P2DIV_IN
P1DIV_IN
÷P2
÷P1
IN1 / IN5
IN2 / IN6
IN3 / IN4
noclk
noclk
Rev. 1.0
C
IN3 and IN4 accept single-ended signals from 5 MHz to
200 MHz. The single-ended inputs are internally ac-
coupled; so, they can accept a wide variety of signals
without requiring a specific dc level. The input signal
only needs to meet a minimum voltage swing and must
not exceed a maximum VIH or a minimum VIL. Refer to
Table 6 for signal voltage limits. A typical single-ended
connection is shown in Figure 3. For additional
termination options, refer to “AN408: Termination
Options
Generators
Si5330”.
For free-run operation, the internal oscillator can
operate from a low-frequency fundamental mode crystal
(XTAL) with a resonant frequency between 8 and
30 MHz. A crystal can easily be connected to pins IN1
and IN2 without external components as shown in
Figure 4. See Tables 8–11 for crystal specifications that
are guaranteed to work with the Si5338.
Refer to “AN360: Crystal Selection Guide for Si533x/5x
Devices” for information on the crystal selection.
3.2.1. Loss-of-Signal (LOS) Alarm Detectors
There are two LOS detectors: LOS_CLKIN and
LOS_FDBK. These detectors are tied to the outputs of
the P1 and P2 frequency dividers, which are always
enabled. See "3.6. Status Indicators" on page 22 for
details on the alarm indicators. These alarms are used
during programming to ensure that a valid input clock is
detected. The input MUXs are set automatically in
ClockBuilder Desktop (see AN411 to set manually).
3.3. Synthesis Stages
Next-generation timing applications require a wide
range of frequencies that are often non-integer related.
Traditional clock architectures address this by using
multiple single PLL ICs, often at the expense of BOM
complexity and power. The Si5338 uses patented
MultiSynth technology to dramatically simplify timing
architectures by integrating the frequency synthesis
capability of four Phase-Locked Loops (PLLs) in a
single device, greatly reducing size and power
requirements versus traditional solutions.
XTAL
Figure 4. Connecting an XTAL to the Si5338
IN2
IN1
for
and
Any-Frequency,
Clock
Osc
Buffers—Si5338,
To synthesis stage
or output selectors
Any-Output
Si5338
Si5334,
Clock
17

Related parts for Si5338N-A-GM