MC100LVEP34D ON Semiconductor, MC100LVEP34D Datasheet - Page 7

Clock Generators & Support Products 2.5V/3.3V ECL Clock

MC100LVEP34D

Manufacturer Part Number
MC100LVEP34D
Description
Clock Generators & Support Products 2.5V/3.3V ECL Clock
Manufacturer
ON Semiconductor
Datasheet

Specifications of MC100LVEP34D

Mounting Style
SMD/SMT
Package / Case
SOIC-16
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC100LVEP34D
Manufacturer:
ON/安森美
Quantity:
20 000
Part Number:
MC100LVEP34DT
Manufacturer:
ON/安森美
Quantity:
20 000
Part Number:
MC100LVEP34DTG
Manufacturer:
ON/安森美
Quantity:
20 000
CLK
CLK
MR
MR
EN
EN
Q0
Q1
Q2
Q0
Q1
Q2
OUTPUT
There are two distinct functional relationships between the Master Reset and Clock:
CLOCK
The EN signal will “freeze” the internal divider flip-flops on the first falling edge of CLK after its assertion. The internal
divider flip-flops will maintain their state during the freeze. When EN is deasserted (LOW), and after the next falling edge
of CLK, then the internal divider flip-flops will “unfreeze” and continue to their next state count with proper phase
relationships.
MR
T
RR
CASE 2: If the MR is de-asserted (H-L), after the Clock has transitioned low, the
CASE 1
CASE 1: If the MR is de-asserted (H-L), while the Clock is still high, the
outputs will follow the second ensuing clock rising edge.
outputs will follow the third ensuing clock rising edge.
Figure 3. Reset Recovery Time
Figure 2. Timing Diagrams
http://onsemi.com
MC100LVEP34
OUTPUT
CLOCK
7
MR
T
RR
Internal Clock
Internal Clock
Disabled
Disabled
CASE 2
Internal Clock
Internal Clock
Enabled
Enabled

Related parts for MC100LVEP34D