M25P40-VMP6GB NUMONYX, M25P40-VMP6GB Datasheet - Page 32

no-image

M25P40-VMP6GB

Manufacturer Part Number
M25P40-VMP6GB
Description
Flash Mem Serial-SPI 2.5V/3.3V 4M-Bit 512K x 8 8ns 8-Pin VFQFPN EP Tray
Manufacturer
NUMONYX
Datasheet

Specifications of M25P40-VMP6GB

Package
8VFQFPN EP
Cell Type
NOR
Density
4 Mb
Architecture
Sectored
Block Organization
Symmetrical
Typical Operating Supply Voltage
2.5|3.3 V
Sector Size
64KByte x 8
Timing Type
Synchronous
Operating Temperature
-40 to 85 °C
Interface Type
Serial-SPI

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M25P40-VMP6GB
Manufacturer:
MICRON
Quantity:
14 500
Part Number:
M25P40-VMP6GB
Manufacturer:
ST
0
Part Number:
M25P40-VMP6GB
Quantity:
127
6.11
32/61
Deep Power-down (DP)
Executing the Deep Power-down (DP) instruction is the only way to put the device in the
lowest consumption mode (the Deep Power-down mode). It can also be used as an extra
software protection mechanism, while the device is not in active use, since in this mode, the
device ignores all Write, Program and Erase instructions.
Driving Chip Select (S) High deselects the device, and puts the device in the Standby Power
mode (if there is no internal cycle currently in progress). But this mode is not the Deep
Power-down mode. The Deep Power-down mode can only be entered by executing the
Deep Power-down (DP) instruction, subsequently reducing the standby current (from I
I
Once the device has entered the Deep Power-down mode, all instructions are ignored
except the Release from Deep Power-down and Read Electronic Signature (RES)
instruction. This releases the device from this mode. The Release from Deep Power-down
and Read Electronic Signature (RES) instruction and the Read Identification (RDID)
instruction also allow the Electronic Signature of the device to be output on Serial Data
output (Q).
The Deep Power-down mode automatically stops at Power-down, and the device always
Powers-up in the Standby Power mode.
The Deep Power-down (DP) instruction is entered by driving Chip Select (S) Low, followed
by the instruction code on Serial Data input (D). Chip Select (S) must be driven Low for the
entire duration of the sequence.
The instruction sequence is shown in
Chip Select (S) must be driven High after the eighth bit of the instruction code has been
latched in, otherwise the Deep Power-down (DP) instruction is not executed. As soon as
Chip Select (S) is driven High, it requires a delay of t
to I
Any Deep Power-down (DP) instruction, while an Erase, Program or Write cycle is in
progress, is rejected without having any effects on the cycle that is in progress.
Figure 17. Deep Power-down (DP) instruction sequence
CC2
S
C
D
CC2
, as specified in
and the Deep Power-down mode is entered.
0
Table
1
2
Instruction
14).
3
4
5
6
Figure
7
17.
DP
Stand-by Mode
t
DP
before the supply current is reduced
Deep Power-down Mode
AI03753D
CC1
to

Related parts for M25P40-VMP6GB