XC95108-20PC84C Xilinx Inc, XC95108-20PC84C Datasheet - Page 9

no-image

XC95108-20PC84C

Manufacturer Part Number
XC95108-20PC84C
Description
CPLD XC9500 Family 2.4K Gates 108 Macro Cells 50MHz 0.5um (CMOS) Technology 5V 84-Pin PLCC
Manufacturer
Xilinx Inc
Series
XC9500r
Datasheets

Specifications of XC95108-20PC84C

Package
84PLCC
Family Name
XC9500
Device System Gates
2400
Number Of Macro Cells
108
Maximum Propagation Delay Time
20 ns
Number Of User I/os
69
Number Of Logic Blocks/elements
8
Typical Operating Supply Voltage
5 V
Maximum Operating Frequency
50 MHz
Number Of Product Terms Per Macro
90
Memory Type
Flash
Operating Temperature
0 to 70 °C
Programmable Type
In System Programmable (min 10K program/erase cycles)
Delay Time Tpd(1) Max
20.0ns
Voltage Supply - Internal
4.75 V ~ 5.25 V
Number Of Logic Elements/blocks
6
Number Of Macrocells
108
Number Of Gates
2400
Number Of I /o
69
Mounting Type
Surface Mount
Package / Case
84-PLCC
Voltage
5V
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Features
-
Number Of Logic Elements/cells
-
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC95108-20PC84C
Manufacturer:
XILINX
Quantity:
201
Part Number:
XC95108-20PC84C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC95108-20PC84C
Manufacturer:
XILINX
0
Part Number:
XC95108-20PC84C
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Part Number:
XC95108-20PC84C
Quantity:
5
The internal logic of the product term allocator is shown in
Figure
DS063 (v5.5) June 25, 2007
Product Specification
8.
R
From Lower
From Upper
Macrocell
Macrocell
Figure 8: Product Term Allocator Logic
To Lower
Macrocell
Macrocell
To Upper
www.xilinx.com
Product Term
Allocator
XC9500 In-System Programmable CPLD Family
Product Term Set
Product Term Clock
Product Term Reset
Product Term OE
1
0
Global Set/Reset
Global Set/Reset
Global Clocks
D/T
DS063_08_110501
S
R
Q
9

Related parts for XC95108-20PC84C